參數資料
型號: CY3950V484-125BBI
廠商: Cypress Semiconductor Corp.
英文描述: CPLDs at FPGA Densities
中文描述: CPLD器件在FPGA的密度
文件頁數: 29/86頁
文件大?。?/td> 1212K
代理商: CY3950V484-125BBI
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 35 of 86
Switching Waveforms (continued)
Channel Memory Synchronous FIFO Full/Read Timing
PORT A CLOCK
READ ENABLE
tCHMCLK
tCHMFS
REGISTERED
OUTPUT
FULL FLAG
PORT B CLOCK
tCHMFH
tCHMSKEW1 tCHMFO
tCHMFO
WRITE ENABLE
tCHMS
tCHMH
tCHMFRDV
REGISTERED
INPUT
(Active LOW)
相關PDF資料
PDF描述
CY2308ZXC-1H 3.3V Zero Delay Buffer
CY2308ZXC-5H 3.3V Zero Delay Buffer
CY7C1069AV33-10BAI 2M x 8 Static RAM
CY7C1069AV33-10ZC 2M x 8 Static RAM
CY7C1069AV33-10ZI 2M x 8 Static RAM
相關代理商/技術參數
參數描述
CY3950V484-125BGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3950V484-125BGI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3950V484-125MBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3950V484-125MBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3950Z208-125BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities