參數(shù)資料
型號(hào): EVAL-AD1896EB
廠(chǎng)商: Analog Devices, Inc.
英文描述: Automotive Low-Cost Non-Volatile FPGA Family; Voltage: 1.2V; Grade: -5; Package: Lead-Free ftBGA; Pins: 256; Temperature: AUTO; LUTs (k): 8
中文描述: AD1896 7.75:1到1:8,192千赫立體聲ASRC評(píng)估板
文件頁(yè)數(shù): 7/28頁(yè)
文件大?。?/td> 549K
代理商: EVAL-AD1896EB
REV. 0
EVAL-AD1896EB
–7–
CLR
LD
ENT
ENP
CLK RCO
D0
D1
D2
D3
Q0
Q1
Q2
Q3
U2
74AC161
5V
MCLK
24.576MHz
BCLK
12.288MHz
CLR
LD
ENT
ENP
CLK RCO
D0
D1
D2
D3
Q0
Q1
Q2
Q3
U3
74AC161
LRCLK
192kHz
J1
5V
BCLK
LRCLK
MCLK
HEADER10
DDO DIRECT DIGITAL OUTPUT HEADER
NOTES
1. REPLACE U15, 12.288MHz OSCILLATOR WITH 24.576MHz
2. SET S3, I/P IF MODE TO 1 FOR I
S
3. SET S4, MASTER/SLAVE MODE TO 7
4. JUMPER JP4, MCLK_SRCE PINS 1 AND 2
5. JUMPER JP1, O/P I/F MODE POSITIONS 1, 2, AND 4 FOR 24-BIT I
2
S OUTPUT
6. JUMPER JP2, SELECT POSITION 1 ONLY FOR 192kHz DAC OPERATION
7. SET S1 TO DIR
8. SET S2 TO SELECT COAX OR OPTICAL INPUT
Figure 4. 192 kHz Clock Generator for AD1896EB
相關(guān)PDF資料
PDF描述
EVAL-AD1928EBZ 2 ADC/8 DAC with PLL, 192 kHz, 24-Bit Codec
EVAL-AD1928EB 2 ADC/8 DAC with PLL, 192 kHz, 24-Bit Codec
EVAL-AD1938EB 4 ADC/8 DAC with PLL, 192 kHz, 24 Bit CODEC
EVAL-AD1939EB 4 ADC/8 DAC with PLL, 192 kHz, 24 Bit CODEC
EVAL-AD1935EB 4 ADC/8 DAC with PLL, 192 kHz, 24 Bit CODEC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD1928EB 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:2 ADC/8 DAC with PLL, 192 kHz, 24-Bit Codec
EVAL-AD1928EBZ 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:2 ADC/8 DAC with PLL, 192 kHz, 24-Bit Codec
EVAL-AD1934EB 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:8-Channel DAC with PLL, 192 kHz, 24 Bits
EVAL-AD1935EB 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:4 ADC/8 DAC with PLL, 192 kHz, 24 Bit CODEC
EVAL-AD1936EB 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:4 ADC/8 DAC with PLL, 192 kHz, 24 Bit CODEC