參數(shù)資料
型號(hào): EVAL-CONTROLBRD2
廠商: Analog Devices, Inc.
元件分類: ADC
英文描述: 4-Channel, 1.5 MSPS, 12-Bit and 10-Bit Parallel ADCs with a Sequencer
中文描述: 4通道,1.5 MSPS的12位和10位并行ADC的一個(gè)序列
文件頁(yè)數(shù): 29/32頁(yè)
文件大?。?/td> 1253K
代理商: EVAL-CONTROLBRD2
Preliminary Technical Data
AD7933/AD7934
AD7933/AD7934 to TMS32020, TMS320C25, and
TMS320C5x Interface
Parallel interfaces between the AD7933/AD7934 and the
TMS32020, TMS320C25 and TMS320C5x family of DSPs are
shown in
. The memory mapped address chosen for
the AD7933/AD7934 should be chosen to fall in the I/O
memory space of the DSPs. The parallel interface on the
AD7933/AD7934 is fast enough to interface to the TMS32020
with no extra wait states. If high speed glue logic, such as 74AS
devices, are used to drive the RD and the WR lines when
interfacing to the TMS320C25, then again, no wait states are
necessary. However, if slower logic is used, data accesses may be
slowed sufficiently when reading from and writing to the part to
require the insertion of one wait state. Extra wait states will be
necessary when using the TMS320C5x at their fastest clock
speeds (see the TMS320C5x User’s Guide for details).
Figure 46
Figure 46. Interfacing to the TMS32020/C25/C5x
Data is read from the ADC using the following instruction:
IN D, ADC
where D is the data memory address, and ADC is the
AD7933/AD7934 address.
AD7933/
AD7934*
TMS32020/
TMS320C25/
TMS320C50*
WR
RD
DB11 TO DB0
DMD0 TO DMD15
A0 TO A15
IS
READY
INT
X
BUSY
CS
EN
CONVST
OPTIONAL
TMS320C25
ONLY
R/W
STRB
*ADDITIONAL PINS OMITTED FOR CLARITY
ADDRESS BUS
DATA BUS
ADDRESS
DECODER
0
MSC
AD7933/AD7934 to 80C186 Interface
Figure 47 shows the AD7933/AD7934 interfaced to the 80C186
microprocessor. The 80C186 DMA controller provides two
independent high speed DMA channels where data transfer can
occur between memory and I/O spaces. Each data transfer
consumes two bus cycles, one cycle to fetch data and the other
to store data. After the AD7933/AD7934 has finished a
conversion, the BUSY line generates a DMA request to
Channel 1 (DRQ1). As a result of the interrupt, the processor
performs a DMA READ operation which also resets the
interrupt latch. Sufficient priority must be assigned to the DMA
channel to ensure that the DMA request will be serviced before
the completion of the next conversion.
AD7933/
AD7934*
80C186*
WR
DB0 TO DB11
AD0 TO AD15
A16 TO A19
ALE
DRQ1
BUSY
CS
Q
R
S
CONVST
OPTIONAL
WR
RD
RD
*ADDITIONAL PINS OMITTED FOR CLARITY
ADDRESS/DATA BUS
ADDRESS BUS
DATA BUS
ADDRESS
LATCH
ADDRESS
DECODER
0
Figure 47. Interfacing to the 80C186
Rev. PrG | Page 29 of 32
相關(guān)PDF資料
PDF描述
EVAL-AD7940CB 3mW, 100kSPS, 14-Bit ADC in 6-Lead SOT-23
EVAL-AD974CB AD974 4-Channel, 16-Bit, 200 kSPS ADC(四通道,200kSPS,16位A/D轉(zhuǎn)換器,AD974的評(píng)估板)
EVAL-AD9831EB CMOS Complete DDS
EVAL-AD9833EB +2.5 V to +5.5 V, 25 MHz Low Power CMOS Complete DDS
EVAL-AD9834EB Low Power, +2.3 V to +5.5 V, 50 MHz Complete DDS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-CONTROL-BRD2 制造商:AD 制造商全稱:Analog Devices 功能描述:4-Channel, 1.5 MSPS, 10-Bit and 12-Bit Parallel ADCs with a Sequencer
EVAL-CONTROLBRD22 制造商:AD 制造商全稱:Analog Devices 功能描述:Differential Input, Dual 2 MSPS, 12-Bit, 3-Channel SAR ADC
EVALCONTROLBRD23 制造商:AD 制造商全稱:Analog Devices 功能描述:1.75 MSPS, 4 mW 10-Bit/12-Bit Parallel ADCs
EVAL-CONTROLBRD23 制造商:AD 制造商全稱:Analog Devices 功能描述:Pseudo Differential, 555 kSPS, 12-Bit ADC in an 8-Lead SOT-23
EVAL-CONTROLBRD24 制造商:AD 制造商全稱:Analog Devices 功能描述:1 MSPS, 12-Bit ADCs