
HI-3582, HI-3583
3.3V ARINC 429 TERMINAL IC
6
6
6
6
6
5
5
5
5
5
5
5
5
M
R
5
5
-
4
48
47
46 - N/C
45 - V+
44 - TXBOUT
43 - TXAOUT
42 - V-
41
40 -
39 -
38 - TX/R
37 -
36 -
35 -
34 - BD01
33 - N/C
PL1
BD00
-
- ENTX
- N/C
FFT
HFT
CWSTR
PL2
N
B
B
B
B
-
B
G
N
-
N
-
N
-
N
B
B
B
B
N
N/C - 1
D/R1
FF1
- 2
- 3
- 4
- 5
- 6
- 7
SEL - 8
EN1
EN2
- 9
- 10
N/C - 11
BD15 - 12
BD14 - 13
BD13 - 14
BD12 - 15
BD11 - 16
HF1
D/R2
FF2
HF2
(Note: All 3 VDD pins
be connected to the same 3.3V supply)
must
64 - Pin Plastic 9mm x 9mm
Chip-Scale Package
GENERALDESCRIPTION
The HI-3582/HI-3583 from Holt Integrated Circuits are
silicon gate CMOS devices for interfacing a 16-bit parallel
data bus directly to the ARINC 429 serial bus. The
HI-3582/HI-3583 design offers many enhancements to the
industry standard HI-8282 architecture. The device
provides two receivers each with label recognition, 32 by
32 FIFO, and analog line receiver. Up to 16 labels may be
programmed for each receiver. The independent transmit-
ter has a 32 X 32 FIFO and a built-in line driver. The status
of all three FIFOs can be monitored using the external
status pins, or by polling the HI-3582/HI-3583 status
register. Other new features include a programmable
option of data or parity in the 32nd bit, and the ability to
unscramble the 32 bit word. Also, versions are available
with different values of input resistance and output
resistance to allow users to more easily add external
lightning protection circuitry.
The 16-bit parallel data bus exchanges the 32-bit ARINC
data word in two steps when either loading the transmitter
or interrogating the receivers. The databus and all control
signals are CMOS and TTLcompatible.
The HI-3582/HI-3583 apply the ARINC protocol to the
receivers and transmitter. Timing is based on a 1 Mega-
hertz clock.
Although the line driver shares a common substrate with
the receivers, the design of the physical isolation does not
allow parasitic crosstalk, and thereby achieves the same
isolation as common hybrid layouts.
HI-3582PQI
HI-3582PQT
&
HI-3583PQI
HI-3583PQT
5
5
5
4
4
4
4
4
4
4
4
4
4
D
M
R
39 - N/C
38 -
37 - ENTX
36 - V+
35 - TXBOUT
34 - TXAOUT
33 - V-
32 -
31 -
30 - TX/R
29 -
28 -
27 - BD00
CWSTR
FFT
HFT
PL2
PL1
B
B
B
B
B
N
G
N
B
B
B
B
B
FF1
HF1
D/R2
FF2
HF2
SEL - 6
EN1
EN2
BD15 - 9
BD14 - 10
BD13 - 11
BD12 - 12
BD11 - 13
- 1
- 2
- 3
- 4
- 5
- 7
- 8
FEATURES
ARINC specification 429 compatible
3.3V logic supply operation
Dual receiver and transmitter interface
Analog line driver and receivers connect
Programmable label recognition
On-chip 16 label memory for each receiver
32 x 32 FIFOs each receiver and transmitter
Independent data rate selection for
Transmitter and each receiver
Status register
Data scramble control
32nd transmit bit can be data or parity
Self test mode
Low power
Industrial & full military temperature ranges
directly to ARINC bus
APPLICATIONS
Avionics data communication
Serial to parallel conversion
Parallel to serial conversion
PIN CONFIGURATIONS
(Top View)
(See page 14 for additional pin configuration)
See Note below
HI-3582PCI
HI-3582PCT
&
HI-3583PCI
HI-3583PCT
HOLT INTEGRATED CIRCUITS
www.holtic.com
(DS3582 Rev. F)
01/06
52 - Pin Plastic Quad Flat Pack (PQFP)
January2006