參數(shù)資料
型號: HI-3583PCIF
廠商: HOLT INTEGRATED CIRCUITS INC
元件分類: 微控制器/微處理器
英文描述: 3.3V ARINC 429 TERMINAL IC
中文描述: 2 CHANNEL(S), 125K bps, SERIAL COMM CONTROLLER, PQCC64
封裝: 9 X 9 MM, ROHS COMPLIANT, PLASTIC, CSP-64
文件頁數(shù): 7/16頁
文件大?。?/td> 148K
代理商: HI-3583PCIF
FUNCTIONAL DESCRIPTION (cont.)
The HI-3582 has 37.5 ohms in series with each line driver output.
The HI-3583 has 10 ohms in series. The HI-3583 is for applications
where external series resistance is needed, typically for lightning
protection devices.
Repeater mode of operation allows a data word that has been
received by the HI-3582/HI-3583 to be placed directly into the
transmitter FIFO. Repeater operation is similar to normal receiver
operation. In normal operation, either byte of a received data word
may be read from the receiver latches first by use of SEL input.
During repeater operation however, the lower byte of the data word
must be read first. This is necessary because, as the data is being
read, it is also being loaded into transmitter FIFO which is always
loaded with the lower byte of the data word first. Signal flow for
repeater operation is shown in the Timing Diagrams section.
Please refer to the Holt AN-300 Application Note for additional
information and recommendations on lightning protection of Holt
line drivers and line receivers.
REPEATER OPERATION
HI-3582-10 and HI-3583-10
The HI-3582-10/HI-3583-10 options are similar to the HI-3582/
HI-3583 with the exception that they allow an external 10 Kohm re-
sistor to be added in series with each ARINC input without affect-
ing the ARINC input thresholds. This option is especially useful in
applications where lightning protection circuitry is also required.
Each side of the ARINC bus must be connected through a
10 Kohm series resistor in order for the chip to detect the correct
ARINC levels. The typical 10 volt differential signal is translated
and input to a window comparator and latch. The comparator lev-
els are set so that with the external 10 Kohm resistors, they are
just below the standard 6.5 volt minimum ARINC data threshold
and just above the standard 2.5 volt maximum ARINC null thresh-
old.
The HI-3582 and HI-3583 may be operated at clock frequencies
beyond that required for ARINC compliant operation. For operation
at Master Clock (CLK) frequencies up to 5MHz, please contact
Holt applications engineering.
HIGH SPEED OPERATION
POWER SUPPLY SEQUENCING
MASTER RESET (
)
The power supplies should be controlled to prevent large currents
during supply turn-on and turn-off. The recommended sequence is
V+ followed by V
, always ensuring that V+ is the most positive
supply. TheV-supplyisnotcriticalandcanbeassertedatanytime.
On a Master Reset data transmission and reception are immedi-
ately terminated, all three FIFOs are cleared as are the FIFO flags
at the device pins and in the Status Register.
Register is not affected by a Master Reset.
The Control
DD
MR
DATATRANSMISSION
TRANSMITTERPARITY
SELFTEST
SYSTEM OPERATION
LINE DRIVER OPERATION
When ENTX goes high, enabling transmission, the FIFO
positions are incremented with the top register loading into the
data transmission shift register. Within 2.5 data clocks the first
data bit appears at TXAOUT and TXBOUT. The 31 or 32 bits in
the data transmission shift register are presented sequentially to
theoutputsintheARINC429formatwiththefollowingtiming:
The word counter detects when all loaded positions have been
transmittedandsetsthetransmitterreadyflag,TX/R,high.
The parity generator counts the Ones in the 31-bit word.
control register bit CR12 is set low, the 32nd bit transmitted will
make parity odd.
If the control bit is high, the parity is even.
Setting CR4 to a Zero bypasses the parity generator, and allows
32bitsofdatatobetransmitted.
If
If control register bit CR5 is set low, the transmitter serial output
data
are internally connected to each of the two receivers,
bypassing the analog interface circuitry. Data is passed
unmodified to receiver 1 and inverted to receiver 2. Taking TEST
high forces TXAOUT and TXBOUT into the null state regardless
ofthestateofCR5.
The two receivers are independent of the transmitter.
Therefore, control of data exchanges is strictly at the option of
the user. The only restrictions are:
1. The received data will be overwritten if the receiver FIFO
isfullandatleastonelocationisnotretrievedbeforethenext
complete ARINCwordisreceived.
2. The transmitter FIFO can store 32 words maximum and
ignores attempts to load additional data if full.
The line driver in the HI-8582/HI-8583 are designed to directly
drive the ARINC 429 bus. The two ARINC outputs (TXAOUT
andTXBOUT)providea differentialvoltagetoproducea+10volt
One, a -10 volt Zero, and a 0 volt Null. Control register bit CR13
controls both the transmitter data rate, and the slope of the
differential output signal. No additional hardware is required to
control the slope.
Programming CR13 to Zero causes a
100 kbits/s data rate and a slope of 1.5 μs on theARINC outputs;
a One on CR13 causes a 12.5 kbit/s data rate and a slope of
10 μs. Timing is set by on-chip resistor and capacitor and tested
tobewithinARINCrequirements.
ARINC DATABIT TIME
DATABIT TIME
NULL BIT TIME
WORD GAP TIME
10 Clocks
5 Clocks
5 Clocks
40 Clocks
80 Clocks
40 Clocks
40 Clocks
320 Clocks
HIGH SPEED
LOW SPEED
HI-3582, HI-3583
HOLT INTEGRATED CIRCUITS
7
相關(guān)PDF資料
PDF描述
HI-3583PCIF-10 3.3V ARINC 429 TERMINAL IC
HI-3583PCT 3.3V ARINC 429 TERMINAL IC
HI-3583PCT-10 3.3V ARINC 429 TERMINAL IC
HI-3583PCTF 3.3V ARINC 429 TERMINAL IC
HI-3583PCTF-10 3.3V ARINC 429 TERMINAL IC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HI-3583PCIF-10 制造商:Holt Integrated Circuits 功能描述:ARINC 429 Terminal IC 64-Pin QFN EP
HI-3583PCMF 制造商:HOLTIC 制造商全稱:Holt Integrated Circuits 功能描述:ARINC 429 3.3V Terminal IC
HI-3583PCMF-10 制造商:HOLTIC 制造商全稱:Holt Integrated Circuits 功能描述:ARINC 429 3.3V Terminal IC
HI-3583PCT 制造商:HOLTIC 制造商全稱:Holt Integrated Circuits 功能描述:3.3V ARINC 429 TERMINAL IC
HI-3583PCT-10 制造商:HOLTIC 制造商全稱:Holt Integrated Circuits 功能描述:3.3V ARINC 429 TERMINAL IC