參數(shù)資料
型號(hào): HI-8581CJT
廠商: HOLT INTEGRATED CIRCUITS INC
元件分類(lèi): 微控制器/微處理器
英文描述: ARINC 429 LINE DRIVER AND DUAL RECEIVER
中文描述: 1 CHANNEL(S), 125K bps, SERIAL COMM CONTROLLER, CQCC44
封裝: CERQUAD-44
文件頁(yè)數(shù): 5/15頁(yè)
文件大?。?/td> 480K
代理商: HI-8581CJT
TRANSMITTER
AblockdiagramofthetransmittersectionisshowninFigure3.
TheFIFOisloadedsequentiallybyfirstpulsing
andthen
toloadbyte2. Thecontrollogicautomaticallyloads
the 31 bit word in the next available position of the FIFO. If TX/R,
the transmitter ready flag is high (FIFO empty), then 8 words,
each 31 bits long, may be loaded. If TX/R is low, then only the
available positions may be loaded. If all 8 positions are full, the
FIFOignoresfurtherattemptstoloaddata.
toloadbyte1
When ENTX goes high, enabling transmission, the FIFO
positions are incremented with the top register loading into the
data transmission shift register. Within 2.5 data clocks the first
data bit appears at either 429DO or
data transmission shift register are presented sequentially to the
outputsintheARINC429formatwiththefollowingtiming:
. The 31 bits in the
429DO
ARINC DATA BIT TIME
DATA BIT TIME
NULL BIT TIME
WORD GAP TIME
10 Clocks
5 Clocks
5 Clocks
40 Clocks
80 Clocks
40 Clocks
40 Clocks
320 Clocks
The word counter detects when all loaded positions are
transmittedandsetsthetransmitterreadyflag,TX/R,high.
FIFOOPERATION
DATATRANSMISSION
PL1
PL2
HIGHSPEED
LOWSPEED
TRANSMITTER PARITY
The parity generator counts the ONES in the 31-bit word. If the
BD12 control word bit is set low, the 32nd bit transmitted will
make parity odd. If the control bit is high, the parity is even.
If the BD05 control word bit is set low, 429DO or
inputs to the receiver bypassing the interface circuitry.
become
The two receivers are independent of the transmitter. Therefore,
control of data exchanges is strictly at the option of the user. The
only restrictions are:
1. The received data may be overwritten if not retrieved
withinoneARINCwordcycle.
2. The FIFO can store 8 words maximum and ignores
attemptstoloadadditiondataiffull.
3. Byte1ofthetransmitterdatamustbeloadedfirst.
4. Either byte of the received data may be retrieved first.
Bothbytesmustberetrievedtoclearthedatareadyflag.
5. After ENTX, transmission enable, goes high it cannot go
low until TX/R, transmitter ready flag, goes high. Otherwise,
oneARINCwordislostduringtransmission.
SELF TEST
SYSTEM OPERATION
429DO
HI-8581
HOLT INTEGRATED CIRCUITS
5
相關(guān)PDF資料
PDF描述
HI-8581PJT ARINC 429 LINE DRIVER AND DUAL RECEIVER
HI-8581PQI ARINC 429 LINE DRIVER AND DUAL RECEIVER
HI-8581PQT ARINC 429 LINE DRIVER AND DUAL RECEIVER
HI-8581 ARINC 429 LINE DRIVER AND DUAL RECEIVER
HI-8581PJI ARINC 429 LINE DRIVER AND DUAL RECEIVER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HI-8581CJT-10 制造商:HOLTIC 制造商全稱(chēng):Holt Integrated Circuits 功能描述:ARINC 429 LINE DRIVER AND DUAL RECEIVER
HI-8581CJTF 制造商:HOLTIC 制造商全稱(chēng):Holt Integrated Circuits 功能描述:ARINC 429 LINE DRIVER AND DUAL RECEIVER
HI-8581CJTF-10 制造商:HOLTIC 制造商全稱(chēng):Holt Integrated Circuits 功能描述:ARINC 429 LINE DRIVER AND DUAL RECEIVER
HI-8581PJI 制造商:HOLTIC 制造商全稱(chēng):Holt Integrated Circuits 功能描述:ARINC 429 LINE DRIVER AND DUAL RECEIVER
HI-8581PJI-10 制造商:HOLTIC 制造商全稱(chēng):Holt Integrated Circuits 功能描述:ARINC 429 LINE DRIVER AND DUAL RECEIVER