參數資料
型號: ISPLSI2128VL-150LQ160
廠商: LATTICE SEMICONDUCTOR CORP
元件分類: PLD
英文描述: 2.5V In-System Programmable SuperFAST⑩ High Density PLD
中文描述: EE PLD, 8.5 ns, PQFP160
封裝: PLASTIC, QFP-160
文件頁數: 6/17頁
文件大?。?/td> 214K
代理商: ISPLSI2128VL-150LQ160
Specifications
ispLSI 2128VL
6
Internal Timing Parameters
1
Over Recommended Operating Conditions
t
io
t
din
GRP
1. Internal Timing Parameters are not tested and are for reference only.
2. Refer to Timing Model in this data sheet for further details.
3. The XOR adjacent path can only be used by hard macros.
Table 2-0036/2128VL
Inputs
UNITS
-135
-150
MIN.
-100
MIN.
MAX.
MIN. MAX.
MAX.
DESCRIPTION
#
2
PARAMETER
20 Input Buffer Delay
21 Dedicated Input Delay
ns
ns
t
grp
GLB
t
4ptbpc
t
4ptbpr
22 GRP Delay
ns
t
1ptxor
t
20ptxor
t
xoradj
t
gbp
t
gsu
t
gh
t
gco
t
gro
t
ptre
t
ptoe
t
ptck
ORP
t
orp
t
orpbp
Outputs
25 1 Product Term/XOR Path Delay
26 20 Product Term/XOR Path Delay
27 XOR Adjacent Path Delay
28 GLB Register Bypass Delay
ns
ns
ns
ns
29 GLB Register Setup Time before Clock
30 GLB Register Hold Time after Clock
1.7
4.8
ns
ns
31 GLB Register Clock to Output Delay
ns
3
32 GLB Register Reset to Output Delay
33 GLB Product Term Reset to Register Delay
34 GLB Product Term Output Enable to I/O Cell Delay
35 GLB Product Term Clock Delay
2.8
ns
ns
ns
ns
t
ob
t
sl
t
oen
t
odis
t
goe
Clocks
38 Output Buffer Delay
39 Output Slew Limited Delay Adder
40 I/O Cell OE to Output Enabled
41 I/O Cell OE to Output Disabled
42 Global Output Enable
ns
ns
ns
ns
ns
23 4 Product Term Bypass Path Delay (Combinatorial)
24 4 Product Term Bypass Path Delay (Registered)
ns
ns
36 ORP Delay
37 ORP Bypass Delay
ns
ns
t
gy0
t
gy1/2
Global Reset
43 Clock Delay, Y0 to Global GLB Clock Line (Ref. clock)
44 Clock Delay, Y1 or Y2 to Global GLB Clock Line
2.6
2.8
ns
ns
t
gr
45 Global Reset to GLB
0.9
2.7
1.8
6.2
6.2
6.2
1.0
0.3
4.3
8.9
7.4
4.8
1.6
2.0
4.9
4.9
4.1
5.2
4.7
1.5
0.5
2.6
2.8
7.1
1.0
2.2
1.2
4.2
4.2
4.2
0.5
0.3
1.1
6.6
5.8
4.5
1.6
2.0
4.0
4.0
3.0
3.2
3.2
1.5
0.5
2.1
2.3
4.8
1.7
3.3
2.1
2.1
2.3
0.4
1.5
1.1
4.0
4.0
4.0
0.0
0.3
0.6
4.9
5.0
4.2
1.6
2.0
3.5
3.5
2.5
2.5
3.0
1.4
0.4
1.7
1.9
3.4
1.2
2.8
1.2
1.7
1.9
ns
相關PDF資料
PDF描述
ISPLSI2128VL-100LQ160 2.5V In-System Programmable SuperFAST⑩ High Density PLD
ISPLSI2128VL-100LB100 Resistors, Variable sliding; Series:LCP15; Track Resistance:10kohm; Resistance Tolerance:+/-10%; Power Rating:0.5W; Operating Temperature Range:-30 C to +105 C; Resistor Element Material:Conductive Plastic RoHS Compliant: Yes
ISPLSI2128VL-100LB208 Linear Motion Control; Series:LCP8; Track Resistance:10kohm; Resistance Tolerance:+/-15%; Power Rating:0.2W; Operating Temperature Range:-30 C to +105 C; Resistor Element Material:Conductive Plastic RoHS Compliant: Yes
ISPLSI2128VL-100LT100 2.5V In-System Programmable SuperFAST⑩ High Density PLD
ISPLSI2128VL-100LT176 2.5V In-System Programmable SuperFAST⑩ High Density PLD
相關代理商/技術參數
參數描述
ISPLSI2128VL-150LT100 制造商:Rochester Electronics LLC 功能描述:- Bulk
ISPLSI2128VL-150LT176 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Lattice Semiconductor Corporation 功能描述:
ISPLSI2192VE 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V In-System Programmable SuperFAST⑩ High Density PLD
ISPLSI2192VE_04 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V In-System Programmable SuperFAST⑩ High Density PLD
ISPLSI2192VE100LB144 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V In-System Programmable SuperFAST⑩ High Density PLD