參數(shù)資料
型號(hào): KM416S4030CT-FL
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 1M x 16Bit x 4 Banks Synchronous DRAM
中文描述: 100萬× 16 × 4銀行同步DRAM
文件頁數(shù): 6/11頁
文件大小: 124K
代理商: KM416S4030CT-FL
KM416S4030C
REV. 2 June '98
CMOS SDRAM
Preliminary
AC OPERATING TEST CONDITIONS
(V
DD
= 3.3V
±
0.3V, T
A
= 0 to 70
°
C)
Parameter
Value
Unit
AC input levels (Vih/Vil)
2.4/0.4
V
Input timing measurement reference level
1.4
V
Input rise and fall time
tr/tf = 1/1
ns
Output timing measurement reference level
1.4
V
Output load condition
See Fig. 2
3.3V
1200
870
Output
50pF
V
OH
(DC) = 2.4V, I
OH
= -2mA
V
OL
(DC) = 0.4V, I
OL
= 2mA
Vtt = 1.4V
50
Output
50pF
Z0 = 50
(Fig. 2) AC output load circuit
(Fig. 1) DC output load circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Parameter
Symbol
Version
Unit
Note
-7
-8
-H
-L
-10
Row active to row active delay
t
RRD
(min)
14
16
20
20
20
ns
1
RAS to CAS delay
t
RCD
(min)
20
20
20
20
24
ns
1
Row precharge time
t
RP
(min)
20
20
20
20
24
ns
1
Row active time
t
RAS
(min)
48
48
50
50
50
ns
1
t
RAS
(max)
100
us
Row cycle time
t
RC
(min)
68
68
70
70
80
ns
1
Last data in to row precharge
t
RDL
(min)
7
8
10
10
12
ns
2
Last data in to new col. address Delay
t
CDL
(min)
1
CLK
2
Last data in to burst stop
t
BDL
(min)
1
CLK
2
Col. address to col. address delay
t
CCD
(min)
1
CLK
3
Number of valid output data
CAS latency=3
2
ea
4
CAS latency=2
1
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
and then rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
Notes :
相關(guān)PDF資料
PDF描述
KM416S4030CT-G 1M x 16Bit x 4 Banks Synchronous DRAM
KM416V4004B 4M x 16bit CMOS Dynamic RAM with Extended Data Out(4M x 16位 CMOS動(dòng)態(tài)RAM(帶擴(kuò)展數(shù)據(jù)輸出))
KM416V4004C 4M x 16bit CMOS Dynamic RAM with Extended Data Out(4M x 16位 CMOS動(dòng)態(tài)RAM(帶擴(kuò)展數(shù)據(jù)輸出))
KM416V4100B 4M x 16bit CMOS Dynamic RAM with Fast Page Mode(4M x 16位 CMOS動(dòng)態(tài)RAM(帶快速頁模式))
KM41V4000D RES,Film,0.33Ohms,250WV,200ppm-TC,4112-Case RoHS Compliant: Yes
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KM416S4030CT-G 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1M x 16Bit x 4 Banks Synchronous DRAM
KM416S8030 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:2M x 16Bit x 4 Banks Synchronous DRAM
KM416S8030B 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Mbit SDRAM 2M x 16Bit x 4 Banks Synchronous DRAM LVTTL
KM416S8030BN 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Mb SDRAM Shrink TSOP 2M x 16Bit x 4 Banks Synchronous DRAM LVTTL
KM416S8030BN-G/FH 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Mb SDRAM Shrink TSOP 2M x 16Bit x 4 Banks Synchronous DRAM LVTTL