參數(shù)資料
型號(hào): KM44S32030B
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 128Mbit SDRAM 8M x 4Bit x 4 Banks Synchronous DRAM LVTTL
中文描述: 128Mbit SDRAM的8米× 4位× 4銀行同步DRAM LVTTL
文件頁數(shù): 7/11頁
文件大?。?/td> 135K
代理商: KM44S32030B
KM44S32030B
CMOS SDRAM
Rev. 0.1 Jun. 1999
AC OPERATING TEST CONDITIONS
(V
DD
= 3.3V
±
0.3V, T
A
= 0 to 70
°
C)
Parameter
Value
Unit
Input levels (Vih/Vil)
2.4/0.4
V
Input timing measurement reference level
1.4
V
Input rise and fall time
tr/tf = 1/1
ns
Output timing measurement reference level
1.4
V
Output load condition
See Fig. 2
3.3V
1200
870
Output
50pF
V
OH
(DC) = 2.4V, I
OH
= -2mA
V
OL
(DC) = 0.4V, I
OL
= 2mA
Vtt = 1.4V
50
Output
50pF
Z0 = 50
(Fig. 2) AC output load circuit
(Fig. 1) DC output load circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
and then rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
5. For -8/H/L/10, tRDL=1CLK and tDAL=1CLK+20ns is also supported .
SAMSUNG recommends tRDL=2CLK and tDAL=2CLK + 20ns.
Notes :
Parameter
Symbol
Version
Unit
Note
- A
- 8
- H
- L
-10
Row active to row active delay
t
RRD
(min)
15
16
20
20
20
ns
1
RAS to CAS delay
t
RCD
(min)
20
20
20
20
24
ns
1
Row precharge time
t
RP
(min)
20
20
20
20
24
ns
1
Row active time
t
RAS
(min)
45
48
50
50
50
ns
1
t
RAS
(max)
100
us
Row cycle time
t
RC
(min)
65
68
70
70
80
ns
1
Last data in to row precharge
t
RDL
(min)
2
CLK
2,5
Last data in to Active delay
t
DAL
(min)
2 CLK + 20 ns
-
5
Last data in to new col. address delay
t
CDL
(min)
1
CLK
2
Last data in to burst stop
t
BDL
(min)
1
CLK
2
Col. address to col. address delay
t
CCD
(min)
1
CLK
3
Number of valid output data
CAS latency=3
2
ea
4
CAS latency=2
-
1
相關(guān)PDF資料
PDF描述
KM44S32030 8M x 4Bit x 4 Banks Synchronous DRAM(8M x 4位 x 4組同步動(dòng)態(tài)RAM)
KM44V16104B 16M x 4Bit CMOS Dynamic RAM with Extended Data Out(16M x 4位CMOS 動(dòng)態(tài)RAM(帶擴(kuò)展數(shù)據(jù)輸出))
KM44V16004B 16M x 4Bit CMOS Dynamic RAM with Extended Data Out(16M x 4位CMOS 動(dòng)態(tài)RAM(帶擴(kuò)展數(shù)據(jù)輸出))
KM44V16104C 16M x 4Bit CMOS Dynamic RAM with Extended Data Out(16M x 4位CMOS 動(dòng)態(tài)RAM(帶擴(kuò)展數(shù)據(jù)輸出))
KM44V16004C 16M x 4Bit CMOS Dynamic RAM with Extended Data Out(16M x 4位CMOS 動(dòng)態(tài)RAM(帶擴(kuò)展數(shù)據(jù)輸出))
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KM44S32030BT-G/F10 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Mbit SDRAM 8M x 4Bit x 4 Banks Synchronous DRAM LVTTL
KM44S32030BT-G/F8 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Mbit SDRAM 8M x 4Bit x 4 Banks Synchronous DRAM LVTTL
KM44S32030BT-G/FA 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Mbit SDRAM 8M x 4Bit x 4 Banks Synchronous DRAM LVTTL
KM44S32030BT-G/FH 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Mbit SDRAM 8M x 4Bit x 4 Banks Synchronous DRAM LVTTL
KM44S32030BT-G/FL 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Mbit SDRAM 8M x 4Bit x 4 Banks Synchronous DRAM LVTTL