參數(shù)資料
型號: RM7000-200S
廠商: PMC-Sierra, Inc.
英文描述: RM7000⑩ Microprocessor with On-Chip Secondary Cache Datasheet Released
中文描述: RM7000⑩微處理器與片上二級高速緩存數(shù)據(jù)發(fā)布
文件頁數(shù): 15/54頁
文件大?。?/td> 901K
代理商: RM7000-200S
Proprietary and Confidential to PMC-Sierra, Inc and for its Customer
s Internal Use
Document ID: PMC-2002175, Issue 1
15
RM7000
Microprocessor with On-Chip Secondary Cache Datasheet
Released
4.5
ALU
The RM7000 has two complete integer ALUs each consisting of an integer adder/subtractor, a
logic unit, and a shifter. Table 3 shows the functions performed by the ALUs for each execution
unit. Each of these units is optimized to perform all operations in a single processor cycle.
Table 3 ALU Operations
Unit
F Pipe
Adder
add, sub
4.6
Integer Multiply/Divide
The RM7000 has a single dedicated integer multiply/divide unit optimized for high-speed multiply
and multiply-accumulate operations. The multiply/divide unit resides in the F type execution unit.
Table 4 shows the performance of the multiply/divide unit on each operation.
Table 4 Integer Multiply/Divide Operations
Operand
Size
MULT/U,
MAD/U
32 bit
MUL
16 bit
32 bit
DMULT,
DMULTU
DIV, DIVD
any
DDIV,
DDIVU
The baseline MIPS IV ISA specifies that the results of a multiply or divide operation be placed in
the Hi and Lo registers. These values can then be transferred to the general purpose register file
using the Move-from-Hi and Move-from-Lo (
MFHI
/
MFLO
) instructions.
In addition to the baseline MIPS IV integer multiply instructions, the RM7000 also implements the
3-operand multiply instruction, MUL. This instruction specifies that the multiply result go directly
to the integer register file rather than the Lo register. The portion of the multiply that would have
normally gone into the Hi register is discarded. For applications where it is known that the upper
half of the multiply result is not required, using the
MUL
instruction eliminates the necessity of
executing an explicit
MFLO
instruction.
Also included in the RM7000 are the multiply-add instructions
MAD/MADU
. This instruction
multiplies two operands and adds the resulting product to the current contents of the Hi and Lo
registers. The multiply-accumulate operation is the core primitive of almost all signal processing
M Pipe
add, sub, data address
add
logic, moves, zero shifts
(nop)
non zero shift, store align
Logic
logic, moves, zero shifts
(nop)
non zero shift
Shifter
Opcode
Latency
4
5
4
5
9
Repeat
Rate
3
4
3
4
8
Stall
Cycles
0
0
2
3
0
16 bit
any
36
68
36
68
0
0
any
相關(guān)PDF資料
PDF描述
RM7000-200T RM7000⑩ Microprocessor with On-Chip Secondary Cache Datasheet Released
RM7000-225S RM7000⑩ Microprocessor with On-Chip Secondary Cache Datasheet Released
RM7000-250S RM7000⑩ Microprocessor with On-Chip Secondary Cache Datasheet Released
RM7000-250T RM7000⑩ Microprocessor with On-Chip Secondary Cache Datasheet Released
RM7000-263S RM7000⑩ Microprocessor with On-Chip Secondary Cache Datasheet Released
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RM7000-250S 制造商:QED 功能描述:Microprocessor, 64 Bit, 304 Pin, Plastic, BGA
RM7000263S 制造商:QED 功能描述:*
RM7000-263S 制造商:QED 功能描述:Microprocessor, 64 Bit, 304 Pin, Plastic, BGA 制造商:Quantum Effect Design 功能描述:Microprocessor, 64 Bit, 304 Pin, Plastic, BGA
RM7000-266T 制造商:QED 功能描述:Microprocessor, 64 Bit, 304 Pin, Plastic, BGA
RM7000-300T 制造商:QED 功能描述: 制造商:QED 功能描述:Microprocessor, 64 Bit, 304 Pin, Plastic, BGA