參數(shù)資料
型號: 1032E
廠商: Lattice Semiconductor Corporation
英文描述: Shielded Paired Cable; Number of Conductors:50; Conductor Size AWG:28; No. Strands x Strand Size:7 x 36; Jacket Material:Polyethylene; Shielding Material:Aluminum Foil/Polyester Tape/Tinned Copper Braid; Number of Pairs:25 RoHS Compliant: Yes
中文描述: 在系統(tǒng)可編程高密度可編程邏輯器件
文件頁數(shù): 6/16頁
文件大?。?/td> 164K
代理商: 1032E
6
Specifications
ispLSI 1032E
USEispLS 1032EAFORNEWDESGNS
t
pd1
t
pd2
f
max (Int.)
f
max (Ext.)
f
max (Tog.)
t
su1
t
co1
t
h1
t
su2
t
co2
t
h2
t
r1
t
rw1
t
ptoeen
t
ptoedis
t
goeen
t
goedis
UNITS
TEST
1. Unless noted otherwise, all parameters use the GRP, 20 PTXOR path, ORP and Y0 clock.
2. Refer to Timing Model
in this data sheet for further details.
3. Standard 16-bit counter using GRP feedback.
4. Reference Switching Test Conditions section.
Table 2-0030B/1032E
1
4
1
tsu2 + tco1
( )
-70
70.0
DESCRIPTION
#
2
PARAMETER
Data Propagation Delay, 4PT Bypass, ORP Bypass
Data Propagation Delay, Worst Case Path
Clock Frequency with Internal Feedback
15.0
17.5
ns
ns
MHz
4
5
6
Clock Frequency with External Feedback
Clock Frequency, Max. Toggle
GLB Reg. Setup Time before Clock,4 PT Bypass
MHz
MHz
ns
7
GLB Reg. Clock to Output Delay, ORP Bypass
ns
8
GLB Reg. Hold Time after Clock, 4 PT Bypass
ns
B
C
B
C
9
11
12
13
14
15
16
17
GLB Reg. Setup Time before Clock
GLB Reg. Clock to Output Delay
GLB Reg. Hold Time after Clock
Ext. Reset Pin to Output Delay
Ext. Reset Pulse Duration
Input to Output Enable
Input to Output Disable
Global OE Output Enable
Global OE Output Disable
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
wh
t
wl
t
su3
t
h3
18
19
External Synchronous Clock Pulse Duration, High
External Synchronous Clock Pulse Duration, Low
5.0
5.0
ns
ns
20
I/O Reg. Setup Time before Ext. Sync Clock (Y2, Y3)
ns
21
I/O Reg. Hold Time after Ext. Sync. Clock (Y2, Y3)
ns
56.0
100
9.0
0.0
11.0
0.0
10.0
4.0
0.0
7.0
8.0
15.0
18.0
18.0
12.0
12.0
( )
twh + tw1
1
-90
90.0
10.0
12.5
0.0
8.5
0.0
6.5
4.0
4.0
3.5
0.0
69.0
125
7.5
6.0
7.0
13.5
15.0
15.0
9.0
9.0
-80
80.0
12.0
15.0
4.5
4.5
61.0
111
8.5
0.0
10.0
0.0
8.0
3.5
0.0
6.5
7.5
14.0
16.5
16.5
10.0
10.0
External Timing Parameters
Over Recommended Operating Conditions
相關(guān)PDF資料
PDF描述
1032 In-System Programmable High Density PLD
10371QC Shielded Paired Cable; Number of Conductors:8; Conductor Size AWG:24; No. Strands x Strand Size:7 x 32; Jacket Material:Polyethylene; Number of Pairs:4; Features:Alumunium Foil Polyester/Tinned Copper Braid; Impedance:100ohm RoHS Compliant: Yes
10371QI Shielded Paired Cable; Number of Conductors:8; Conductor Size AWG:24; No. Strands x Strand Size:7 x 32; Jacket Material:Polyethylene; Number of Pairs:4; Features:Alumunium Foil Polyester/Tinned Copper Braid; Impedance:100ohm RoHS Compliant: Yes
100371 Low Power Triple 4-Input Multiplexer with Enable(低功耗、帶使能端的四組4輸入多路轉(zhuǎn)換器)
10371QCX 4-Input Digital Multiplexer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
1032E-100LJ 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High-Density Programmable Logic
1032E-100LT 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High-Density Programmable Logic
1032E1111 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High-Density Programmable Logic
1032E-125LJ 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High-Density Programmable Logic
1032E-125LT 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High-Density Programmable Logic