參數(shù)資料
型號: 24C02C-ST
廠商: Microchip Technology Inc.
英文描述: 2K 5.0V I 2 C ⑩ Serial EEPROM
中文描述: 2K 5.0VI 2葷⑩串行EEPROM
文件頁數(shù): 7/12頁
文件大?。?/td> 162K
代理商: 24C02C-ST
24C02C
1997 Microchip Technology Inc.
Preliminary
DS21202A-page 7
6.0
WRITE OPERATIONS
6.1
Byte Write
Following the start signal from the master, the device
code(4 bits), the chip select bits (3 bits), and the R/W
bit which is a logic low is placed onto the bus by the
master transmitter. The device will acknowledge this
control byte during the ninth clock pulse. The next byte
transmitted by the master is the word address and will
be written into the address pointer of the 24C02C. After
receiving another acknowledge signal from the
24C02C the master device will transmit the data word
to be written into the addressed memory location. The
24C02C acknowledges again and the master gener-
ates a stop condition. This initiates the internal write
cycle, and during this time the 24C02C will not generate
acknowledge signals (Figure 6-1). If an attempt is made
to write to the protected portion of the array when the
hardware write protection has been enabled, the device
will acknowledge the command but no data will be writ-
ten. The write cycle time must be observed even if the
write protection is enabled.
6.2
Page Write
The write control byte, word address and the first data
byte are transmitted to the 24C02C in the same way as
in a byte write. But instead of generating a stop condi-
tion, the master transmits up to 15 additional data bytes
to the 24C02C which are temporarily stored in the on-
chip page buffer and will be written into the memory
after the master has transmitted a stop condition. After
the receipt of each word, the four lower order address
pointer bits are internally incremented by one. The
higher order four bits of the word address remains con-
stant. If the master should transmit more than 16 bytes
prior to generating the stop condition, the address
counter will roll over and the previously received data
will be overwritten. As with the byte write operation,
once the stop condition is received an internal write
cycle will begin (Figure 6-2). If an attempt is made to
write to the protected portion of the array when the
hardware write protection has been enabled, the device
will acknowledge the command but no data will be writ-
ten. The write cycle time must be observed even if the
write protection is enabled.
6.3
WRITE PROTECTION
The WP pin must be tied to V
CC
or V
SS
. If tied to V
CC
,
the upper half of the array (080-0FF) will be write pro-
tected. If the WP pin is tied to V
SS
, then write operations
to all address locations are allowed.
FIGURE 6-1:
BYTE WRITE
FIGURE 6-2:
PAGE WRITE
S
T
A
R
T
S
P
BUS ACTIVITY
MASTER
SDA LINE
BUS ACTIVITY
S
T
A
R
T
S
T
O
P
CONTROL
BYTE
WORD
ADDRESS
DATA
A
C
K
A
C
K
A
C
K
S
P
BUS ACTIVITY
MASTER
SDA LINE
BUS ACTIVITY
CONTROL
BYTE
WORD
ADDRESS (n)
DATA n
DATA n + 15
S
T
O
P
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
DATA n +1
相關(guān)PDF資料
PDF描述
24C05LN 4K-Bit Standard 2-Wire Bus Interface Serial EEPROM
24C080-EP 8K/16K 5.0V SPI Bus Serial EEPROM
24C080-ESN 8K/16K 5.0V SPI Bus Serial EEPROM
24C080-IP 8K/16K 5.0V SPI Bus Serial EEPROM
24C080-ISN 8K/16K 5.0V SPI Bus Serial EEPROM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
24C02CT 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:2K 5.0V I2C Serial EEPROM
24C02CT/SN 功能描述:電可擦除可編程只讀存儲器 256x8 RoHS:否 制造商:Atmel 存儲容量:2 Kbit 組織:256 B x 8 數(shù)據(jù)保留:100 yr 最大時鐘頻率:1000 KHz 最大工作電流:6 uA 工作電源電壓:1.7 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-8
24C02CT/SN-CUT TAPE 制造商:Microchip 功能描述:24C02 Series 2 Kbit (256 x 8) 5.5 V Surface Mount I2C Serial EEPROM - SOIC-8
24C02CT/ST 功能描述:電可擦除可編程只讀存儲器 256x8 RoHS:否 制造商:Atmel 存儲容量:2 Kbit 組織:256 B x 8 數(shù)據(jù)保留:100 yr 最大時鐘頻率:1000 KHz 最大工作電流:6 uA 工作電源電壓:1.7 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-8
24C02CTE/MC 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:2K 5.0V I2C⑩ Serial EEPROM