參數(shù)資料
型號: 5962-9322201MEA
廠商: ANALOG DEVICES INC
元件分類: 模擬專用變換器
英文描述: VOLTAGE-FREQUENCY CONVERTER, 4 MHz, CDIP16
封裝: CERDIP-16
文件頁數(shù): 3/17頁
文件大?。?/td> 956K
代理商: 5962-9322201MEA
AD652
REV. B
–11–
Figure 18. Frequency Output Multiplier
This can be shown in equation form, where fC is the AD654
output frequency and fOUT is the AD652 output frequency:
fC
= V1
1 MHz
10 V
fOUT
= V2
fC/2
10 V
fOUT
= V1V2
1 MHz
2(10 V )(10 V )
f OUT
=V
1 V 2 5 kHz /V
2
The scope photo in Figure 19 shows V1 and V2 (top two traces)
and the output of the F-V (bottom trace).
Figure 19. Multiplier Waveforms
SINGLE-LINE MULTIPLEXED DATA TRANSMISSION
It is often necessary to measure several different signals and relay
the information to some remote location using a minimum
amount of cable. Multiple AD652 SVFC devices may be used
with a multiphase clock to combine these measurements for
serial transmission and demultiplexing. Figure 20 shows a block
diagram of a single-line multiplexed data transmission system
with high noise immunity. Figures 21, 22 and 23 show the SVFC
multiplexer, a representative means of data transmission, and an
SVFC demultiplexer respectively.
Multiplexer
Figure 21 shows the SVFC multiplexer. The clock inputs for the
several SVFC channels are generated by a TIM9904A four phase
clock driver, and the frequency outputs are combined by strapping
all the frequency output pins together (a “wire or” connection).
The one-shot in the AD652 sets the pulse width of the frequency
output pulses to be slightly shorter than one quarter of the clock
period. Synchronization is achieved by applying one of the four
available phases to a fixed TTL one-shot (’121) and combining
This 1 MHz full-scale frequency is then used as the clock input
to the AD652 SVFC. Since the AD652 full-scale output fre-
quency is one-half the clock frequency, the 1 MHz FS clock
frequency establishes a 500 kHz maximum output frequency for
the AD652 when its input voltage (V2) is +10 V. The user thus
has an output frequency range from 0 kHz–500 kHz which is
proportional to the product of V1 and V2.
Figure 20. Single Line Multiplexed Data Transmission Block Diagram
相關(guān)PDF資料
PDF描述
5962-9326101MEA 1.5 A POWER FACTOR CONTROLLER, 118 kHz SWITCHING FREQ-MAX, CDIP16
5962-9326101M2A 1.5 A POWER FACTOR CONTROLLER, 118 kHz SWITCHING FREQ-MAX, QCC20
5962-9326501MCA SPECIALTY ANALOG CIRCUIT, CDIP14
5962-9326501VCA SPECIALTY ANALOG CIRCUIT, CDIP14
5962-9326501V2A SPECIALTY ANALOG CIRCUIT, CQCC20
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
5962-9322201VEA
5962-9322701Q2A 制造商:Texas Instruments 功能描述:
5962-9322701QRA 制造商:Texas Instruments 功能描述:Buffer/Line Driver 8-CH Non-Inverting 3-ST BiCMOS 20-Pin CDIP Tube
5962-9323501MXA 制造商:Rochester Electronics LLC 功能描述:- Bulk
5962-9323502MXA 制造商:Rochester Electronics LLC 功能描述:- Bulk