參數資料
型號: 74AUP1G74DC,125
廠商: NXP Semiconductors
文件頁數: 1/28頁
文件大?。?/td> 0K
描述: IC F-F D-TYPE POS EDGE 8VSSOP
產品培訓模塊: Logic Packages
標準包裝: 1
系列: 74AUP
功能: 設置(預設)和復位
類型: D 型
輸出類型: 差分
元件數: 1
每個元件的位元數: 1
頻率 - 時鐘: 550MHz
延遲時間 - 傳輸: 2.2ns
觸發(fā)器類型: 正邊沿
輸出電流高,低: 4mA,4mA
電源電壓: 0.8 V ~ 3.6 V
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 8-VFSOP(0.091",2.30mm 寬)
包裝: 標準包裝
其它名稱: 568-7721-6
1.
General description
The 74AUP1G74 provides a low-power, low-voltage single positive-edge triggered D-type
flip-flop with individual data (D), clock (CP), set (SD) and reset (RD) inputs and
complementary Q and Q outputs. The SD and RD are asynchronous active LOW inputs
and operate independently of the clock input. Information on the data input is transferred
to the Q output on the LOW-to-HIGH transition of the clock pulse. The D input must be
stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire VCC range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using IOFF. The IOFF
circuitry disables the output, preventing the damaging backflow current through the device
when it is powered down.
2.
Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; ICC = 0.9 A (maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of VCC
IOFF circuitry provides partial power-down mode operation
Multiple package options
Specified from
40 Cto+85 C and 40 Cto+125 C
74AUP1G74
Low-power D-type flip-flop with set and reset; positive-edge
trigger
Rev. 9 — 6 January 2014
Product data sheet
相關PDF資料
PDF描述
74HCT1G02GW,125 IC 2-INPUT NOR GATE SOT353
TXR40AB90-2406AI ADPTR TINEL LOCK ANG SHELL 25, J
TXR40AB90-2420BI ADPTR TINEL LOCK ANG SHELL 25, J
TXR40AB90-2416AI ADPTR TINEL LOCK ANG SHELL 25, J
TXR40AB90-2416BI ADPTR TINEL LOCK ANG SHELL 25, J
相關代理商/技術參數
參數描述
74AUP1G74DC-G 功能描述:觸發(fā)器 1.8 D F/F SET/RESET EDGE TRIG RoHS:否 制造商:Texas Instruments 電路數量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
74AUP1G74DC-Q100H 功能描述:IC FLIP FLOP D-TYPE POS 8VSSOP 制造商:nxp semiconductors 系列:汽車級,AEC-Q100,74AUP 包裝:帶卷(TR) 零件狀態(tài):有效 功能:設置(預設)和復位 類型:D 型 輸出類型:差分 元件數:1 每元件位數:1 頻率 - 時鐘:315MHz 不同 V,最大 CL 時的最大傳播延遲:5.8ns @ 3.3V,30pF 觸發(fā)器類型:正邊沿 電流 - 輸出高,低:4mA,4mA 電壓 - 電源:0.8 V ~ 3.6 V 電流 - 靜態(tài):0.5μA 輸入電容:0.6pF 工作溫度:-40°C ~ 125°C(TA) 安裝類型:表面貼裝 封裝/外殼:8-VFSOP(0.091",2.30mm 寬) 標準包裝:3,000
74AUP1G74GD 制造商:NXP Semiconductors 功能描述:IC D F-F POS-EDG LOW PWR X
74AUP1G74GD,125 功能描述:觸發(fā)器 Flip Flop D-Type Pos-Edge 1-Elem 8Pin RoHS:否 制造商:Texas Instruments 電路數量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
74AUP1G74GD125 制造商:Rochester Electronics LLC 功能描述: 制造商:NXP 功能描述: 制造商:NXP Semiconductors 功能描述: