• 參數(shù)資料
    型號(hào): 935265437112
    廠商: NXP SEMICONDUCTORS
    元件分類: 微控制器/微處理器
    英文描述: 8-BIT, FLASH, 33 MHz, MICROCONTROLLER, PDIP40
    封裝: PLASTIC, DIP-40
    文件頁數(shù): 14/52頁
    文件大小: 288K
    代理商: 935265437112
    Philips Semiconductors
    Preliminary data
    P89C51RB2/P89C51RC2/
    P89C51RD2
    80C51 8-bit Flash microcontroller family
    16KB/32KB/64KB ISP/IAP Flash with 512B/512B/1KB RAM
    2001 Jun 27
    21
    Reduced EMI Mode
    The AO bit (AUXR.0) in the AUXR register when set disables the
    ALE output.
    Reduced EMI Mode
    AUXR (8EH)
    7
    6
    54
    32
    1
    0
    EXTRAM
    AO
    AUXR.1
    EXTRAM
    AUXR.0
    AO
    Turns off ALE output.
    Dual DPTR
    The dual DPTR structure (see Figure 13) is a way by which the chip
    will specify the address of an external data memory location. There
    are two 16-bit DPTR registers that address the external memory,
    and a single bit called DPS = AUXR1/bit0 that allows the program
    code to switch between them.
    New Register Name: AUXR1#
    SFR Address: A2H
    Reset Value: xxxxxxx0B
    AUXR1 (A2H)
    7
    6
    5
    43210
    ENBOOT
    GF2
    0
    DPS
    Where:
    DPS = AUXR1/bit0 = Switches between DPTR0 and DPTR1.
    Select Reg
    DPS
    DPTR0
    0
    DPTR1
    1
    The DPS bit status should be saved by software when switching
    between DPTR0 and DPTR1.
    The GF2 bit is a general purpose user-defined flag. Note that bit 2 is
    not writable and is always read as a zero. This allows the DPS bit to
    be quickly toggled simply by executing an INC AUXR1 instruction
    without affecting the GF2 bit.
    The ENBOOT bit determines whether the BOOTROM is enabled
    or disabled. This bit will automatically be set if the status byte is
    non zero during reset or PSEN is pulled low, ALE floats high, and
    EA > VIH on the falling edge of reset. Otherwise, this bit will be
    cleared during reset.
    DPS
    DPTR1
    DPTR0
    DPH
    (83H)
    DPL
    (82H)
    EXTERNAL
    DATA
    MEMORY
    SU00745A
    BIT0
    AUXR1
    Figure 13.
    DPTR Instructions
    The instructions that refer to DPTR refer to the data pointer that is
    currently selected using the AUXR1/bit 0 register. The six
    instructions that use the DPTR are as follows:
    INC DPTR
    Increments the data pointer by 1
    MOV DPTR, #data16
    Loads the DPTR with a 16-bit constant
    MOV A, @ A+DPTR
    Move code byte relative to DPTR to ACC
    MOVX A, @ DPTR
    Move external RAM (16-bit address) to
    ACC
    MOVX @ DPTR , A
    Move ACC to external RAM (16-bit
    address)
    JMP @ A + DPTR
    Jump indirect relative to DPTR
    The data pointer can be accessed on a byte-by-byte basis by
    specifying the low or high byte in an instruction which accesses the
    SFRs. See
    Application Note AN458 for more details.
    相關(guān)PDF資料
    PDF描述
    935265441112 8-BIT, FLASH, 33 MHz, MICROCONTROLLER, PQCC44
    935267812557 8-BIT, FLASH, 33 MHz, MICROCONTROLLER, PQFP44
    935265429512 8-BIT, FLASH, 33 MHz, MICROCONTROLLER, PQCC44
    935265435112 8-BIT, FLASH, 33 MHz, MICROCONTROLLER, PQCC44
    935267813557 8-BIT, FLASH, 33 MHz, MICROCONTROLLER, PQFP44
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    935267356112 制造商:NXP Semiconductors 功能描述:IC TEA1507PN
    935268081112 制造商:NXP Semiconductors 功能描述:SUB ONLY IC
    935268721125 制造商:NXP Semiconductors 功能描述:Buffer/Line Driver 1-CH Non-Inverting 3-ST CMOS 5-Pin TSSOP T/R
    935269304128 制造商:ST-Ericsson 功能描述:IC AUDIO CODEC W/TCH SCRN 48LQFP
    935269544557 制造商:NXP Semiconductors 功能描述:SUB ONLY TDA9587-2US1-V1.3