參數(shù)資料
型號(hào): 9EX21831AKLF
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時(shí)鐘及定時(shí)
英文描述: 21831 SERIES, PLL BASED CLOCK DRIVER, 18 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC72
封裝: ROHS COMPLIANT, PLASTIC, MLF-72
文件頁(yè)數(shù): 5/17頁(yè)
文件大?。?/td> 179K
代理商: 9EX21831AKLF
IDT
Eighteen Output Differential Buffer w/2 input mux for PCIe Gen3
1678A—07/13/10
9EX21831
Eighteen Output Differential Buffer w/2 input mux for PCIe Gen3
13
SMBusTable: Output, and PLL BW Control Register
Pin #
Name
Control Function
Type0
1
Default
Bit 7
RW
Latch
Bit 6
RW
Latch
Bit 5
DIF_17
Output Control
RW
Hi-Z
Enable
1
Bit 4
DIF_16
Output Control
RW
Hi-Z
Enable
1
Bit 3
0
Bit 2
1
Bit 1
0
Bit 0
1
SMBusTable: Output Control Register
Pin #
Name
Control Function
Type0
1
Default
Bit 7
DIF_7
Output Control
RW
Hi-Z
Enable
1
Bit 6
DIF_6
Output Control
RW
Hi-Z
Enable
1
Bit 5
DIF_5
Output Control
RW
Hi-Z
Enable
1
Bit 4
DIF_4
Output Control
RW
Hi-Z
Enable
1
Bit 3
DIF_3
Output Control
RW
Hi-Z
Enable
1
Bit 2
DIF_2
Output Control
RW
Hi-Z
Enable
1
Bit 1
DIF_1
Output Control
RW
Hi-Z
Enable
1
Bit 0
DIF_0
Output Control
RW
Hi-Z
Enable
1
SMBusTable: Output Control Register
Pin #
Name
Control Function
Type0
1
Default
Bit 7
DIF_15
Output Control
RW
Hi-Z
Enable
1
Bit 6
DIF_14
Output Control
RW
Hi-Z
Enable
1
Bit 5
DIF_13
Output Control
RW
Hi-Z
Enable
1
Bit 4
DIF_12
Output Control
RW
Hi-Z
Enable
1
Bit 3
DIF_11
Output Control
RW
Hi-Z
Enable
1
Bit 2
DIF_10
Output Control
RW
Hi-Z
Enable
1
Bit 1
DIF_9
Output Control
RW
Hi-Z
Enable
1
Bit 0
DIF_8
Output Control
RW
Hi-Z
Enable
1
SMBusTable: Output Enable Readback Register
Pin #
Name
Control Function
Type0
1
Default
Bit 7
OE11# Input
Pin Readback
R
Pin Low
Pin Hi
X
Bit 6
OE10# Input
Pin Readback
R
Pin Low
Pin Hi
X
Bit 5
OE9# Input
Pin Readback
R
Pin Low
Pin Hi
X
Bit 4
OE8# Input
Pin Readback
R
Pin Low
Pin Hi
X
Bit 3
OE7# Input
Pin Readback
R
Pin Low
Pin Hi
X
Bit 2
OE6# Input
Pin Readback
R
Pin Low
Pin Hi
X
Bit 1
OE5# Input
Pin Readback
R
Pin Low
Pin Hi
X
Bit 0
OE_01234# Input
Pin Readback
R
Pin Low
Pin Hi
X
RESERVED
Byte 0
Byte 2
Byte 1
PLL_BW# adjust
BYPASS# test mode / PLL
4
36
52
49
59
56
2
5
Byte 3
72
RESERVED
00 = Low BW (1MHz)
10 = Bypass
11 = High BW (3MHz)
RESERVED
相關(guān)PDF資料
PDF描述
9FG104DGLFT 400 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO28
9FG104DFLF 400 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO28
9FG104DGILF 400 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO28
9FG104DFILFT 400 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO28
9FG104DGILFT 400 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO28
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
9EX21831AKLFT 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
9EZCA0100000000 制造商:Eaton Corporation 功能描述:9E 20 & 30 kVA IAC - Tie for 1+1 Redundant with Maintenance Bypass
9F-110 制造商:NA 功能描述:
9F33U0 制造商:Thomas & Betts 功能描述:30A,PLG,REV,3P3W,DG,U0,600VAC,
9F33U1 制造商:Thomas & Betts 功能描述:30A,PLG,REV,2P3W,DG,U1,125V