<dfn id="uk9cw"><tfoot id="uk9cw"></tfoot></dfn>

      參數(shù)資料
      型號(hào): A40MX04-PL44IX79
      元件分類: FPGA
      英文描述: FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQCC44
      封裝: PLASTIC, LCC-44
      文件頁數(shù): 69/124頁
      文件大?。?/td> 3142K
      代理商: A40MX04-PL44IX79
      40MX and 42MX FPGA Families
      v6.1
      1-43
      Input Module Predicted Routing Delays1
      tIRD1
      FO=1 Routing Delay
      2.1
      2.4
      2.2
      3.2
      4.5
      ns
      tIRD2
      FO=2 Routing Delay
      2.6
      3.0
      3.4
      4.0
      5.6
      ns
      tIRD3
      FO=3 Routing Delay
      3.1
      3.6
      4.1
      4.8
      6.7
      ns
      tIRD4
      FO=4 Routing Delay
      3.6
      4.2
      4.8
      5.6
      7.8
      ns
      tIRD8
      FO=8 Routing Delay
      5.7
      6.6
      7.5
      8.8
      12.4
      ns
      Global Clock Network
      tCKH
      Input Low to HIGH
      FO = 16
      FO = 128
      4.6
      5.3
      6.0
      7.0
      9.8
      ns
      tCKL
      Input High to LOW
      FO = 16
      FO = 128
      4.8
      5.6
      6.3
      7.4
      10.4
      ns
      tPWH
      Minimum
      Pulse
      Width HIGH
      FO = 16
      FO = 128
      2.2
      2.4
      2.6
      2.7
      2.9
      3.1
      3.4
      3.6
      4.8
      5.1
      ns
      tPWL
      Minimum
      Pulse
      Width LOW
      FO = 16
      FO = 128
      2.2
      2.4
      2.6
      2.7
      2.9
      3.01
      3.4
      3.6
      4.8
      5.1
      ns
      tCKSW
      Maximum Skew
      FO = 16
      FO = 128
      0.4
      0.5
      0.6
      0.5
      0.7
      0.6
      0.8
      1.2
      ns
      tP
      Minimum Period
      FO = 16
      FO = 128
      4.7
      4.8
      5.4
      5.6
      6.1
      6.3
      7.2
      7.5
      10.0
      10.4
      ns
      fMAX
      Maximum
      Frequency
      FO = 16
      FO = 128
      188
      181
      175
      168
      160
      154
      139
      134
      83
      80
      MHz
      TTL Output Module Timing4
      tDLH
      Data-to-Pad HIGH
      3.3
      3.8
      4.3
      5.1
      7.2
      ns
      tDHL
      Data-to-Pad LOW
      4.0
      4.6
      5.2
      6.1
      8.6
      ns
      tENZH
      Enable Pad Z to HIGH
      3.7
      4.3
      4.9
      5.8
      8.0
      ns
      tENZL
      Enable Pad Z to LOW
      4.7
      5.4
      6.1
      7.2
      10.1
      ns
      tENHZ
      Enable Pad HIGH to Z
      7.9
      9.1
      10.4
      12.2
      17.1
      ns
      tENLZ
      Enable Pad LOW to Z
      5.9
      6.8
      7.7
      9.0
      12.6
      ns
      dTLH
      Delta LOW to HIGH
      0.02
      0.03
      0.04
      ns/pF
      dTHL
      Delta HIGH to LOW
      0.03
      0.04
      0.06
      ns/pF
      Table 30
      A40MX04 Timing Characteristics (Nominal 5.0V Operation) (Continued)
      (Worst-Case Commercial Conditions, VCC = 4.75V, TJ = 70°C)
      ‘–3’ Speed
      ‘–2’ Speed
      ‘–1’ Speed
      ‘Std’ Speed
      ‘–F’ Speed
      Units
      Parameter Description
      Min.
      Max.
      Min.
      Max.
      Min.
      Max.
      Min.
      Max.
      Min.
      Max.
      Notes:
      1. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
      device performance. Post-route timing analysis or simulation is required to determine actual performance.
      2. Set-up times assume fanout of 3. Further testing information can be obtained from the Timer utility.
      3. The hold time for the DFME1A macro may be greater than 0 ns. Use the Timer utility from the Designer software to check the hold
      time for this macro.
      4. Delays based on 35 pF loading.
      相關(guān)PDF資料
      PDF描述
      A40MX04-PL44I FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQCC44
      A40MX04-PL44MX79 FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQCC44
      A40MX04-PL44M FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQCC44
      A40MX04-PL44X79 FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQCC44
      A40MX04-PL44 FPGA, 547 CLBS, 6000 GATES, 80 MHz, PQCC44
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      A40MX04-PL44M 制造商:Microsemi Corporation 功能描述:FPGA 6K GATES 547 CELLS 83MHZ/139MHZ 0.45UM 3.3V/5V 44PLCC - Rail/Tube 制造商:Microsemi Corporation 功能描述:IC FPGA 34 I/O 44PLCC 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 6K 44-PLCC
      A40MX04-PL68 功能描述:IC FPGA MX SGL CHIP 6K 68-PLCC RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
      A40MX04-PL68I 功能描述:IC FPGA MX SGL CHIP 6K 68-PLCC RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
      A40MX04-PL68M 制造商:Microsemi Corporation 功能描述:FPGA 40MX Family 6K Gates 547 Cells 83MHz/139MHz 0.45um Technology 3.3V/5V 68-Pin PLCC 制造商:Microsemi Corporation 功能描述:FPGA 6K GATES 547 CELLS 83MHZ/139MHZ 0.45UM 3.3V/5V 68PLCC - Rail/Tube 制造商:Microsemi Corporation 功能描述:IC FPGA 57 I/O 68PLCC 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 6K 68-PLCC
      A40MX04-PL68X4 制造商:Microsemi Corporation 功能描述:MX SERIES 6000 GATES FPGA