參數(shù)資料
        型號(hào): A42MX09-2VQ100M
        廠商: Electronic Theatre Controls, Inc.
        英文描述: 40MX and 42MX FPGA Families
        中文描述: 40MX和42MX FPGA系列
        文件頁(yè)數(shù): 76/123頁(yè)
        文件大?。?/td> 854K
        代理商: A42MX09-2VQ100M
        第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)當(dāng)前第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)
        40MX and 42MX FPGA Families
        1-70
        v6.0
        Synchronous SRAM Operations (Continued)
        t
        ADH
        t
        RENSU
        t
        RENH
        t
        WENSU
        t
        WENH
        t
        BENS
        t
        BENH
        Asynchronous SRAM Operations
        Address/Data Hold Time
        0.0
        0.0
        0.0
        0.0
        0.0
        ns
        Read Enable Set-Up
        0.6
        0.7
        0.8
        0.9
        1.3
        ns
        Read Enable Hold
        3.4
        3.8
        4.3
        5.0
        7.0
        ns
        Write Enable Set-Up
        2.7
        3.0
        3.4
        4.0
        5.6
        ns
        Write Enable Hold
        0.0
        0.0
        0.0
        0.0
        0.0
        ns
        Block Enable Set-Up
        2.8
        3.1
        3.5
        4.1
        5.7
        ns
        Block Enable Hold
        0.0
        0.0
        0.0
        0.0
        0.0
        ns
        t
        RPD
        t
        RDADV
        t
        ADSU
        t
        ADH
        t
        RENSUA
        Asynchronous Access Time
        8.1
        9.0
        10.2
        12.0
        16.8
        ns
        Read Address Valid
        8.8
        9.8
        11.1
        13.0
        18.2
        ns
        Address/Data Set-Up Time
        1.6
        1.8
        2.0
        2.4
        3.4
        ns
        Address/Data Hold Time
        0.0
        0.0
        0.0
        0.0
        0.0
        ns
        Read Enable Set-Up to Address
        Valid
        0.6
        0.7
        0.8
        0.9
        1.3
        ns
        t
        RENHA
        t
        WENSU
        t
        WENH
        t
        DOH
        Input Module Propagation Delays
        Read Enable Hold
        3.4
        3.8
        4.3
        5.0
        7.0
        ns
        Write Enable Set-Up
        2.7
        3.0
        3.4
        4.0
        5.6
        ns
        Write Enable Hold
        0.0
        0.0
        0.0
        0.0
        0.0
        ns
        Data Out Hold Time
        1.2
        1.3
        1.5
        1.8
        2.5
        ns
        t
        INPY
        t
        INGO
        t
        INH
        t
        INSU
        t
        ILA
        Notes:
        1. For dual-module macros, use t
        PD1
        + t
        RD1
        + t
        PDn
        , t
        CO
        + t
        RD1
        + t
        PDn
        , or t
        PD1
        + t
        RD1
        + t
        SUD
        , whichever is appropriate.
        2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
        device performance. Post-route timing analysis or simulation is required to determine actual performance.
        3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
        obtained from the Timer utility.
        4. Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/
        hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
        the G input subtracts (adds) to the internal setup (hold) time.
        5. Delays based on 35 pF loading.
        Input Data Pad-to-Y
        1.0
        1.1
        1.3
        1.5
        2.1
        ns
        Input Latch Gate-to-Output
        1.4
        1.6
        1.8
        2.1
        2.9
        ns
        Input Latch Hold
        0.0
        0.0
        0.0
        0.0
        0.0
        ns
        Input Latch Set-Up
        0.5
        0.5
        0.6
        0.7
        1.0
        ns
        Latch Active Pulse Width
        4.7
        5.2
        5.9
        6.9
        9.7
        ns
        Table 38
        A42MX36 Timing Characteristics (Nominal 5.0V Operation)
        (Worst-Case Commercial Conditions, V
        CCA
        = 4.75V, T
        J
        = 70°C)
        ‘–3’ Speed
        ‘–2’ Speed
        ‘–1’ Speed
        ‘Std’ Speed
        ‘–F’ Speed
        Parameter Description
        Min.
        Max.
        Min.
        Max.
        Min.
        Max.
        Min.
        Max.
        Min.
        Max. Units
        相關(guān)PDF資料
        PDF描述
        A42MX09-3BG100A 40MX and 42MX FPGA Families
        A42MX09-3BG100B 40MX and 42MX FPGA Families
        A42MX09-3BG100ES 40MX and 42MX FPGA Families
        A42MX09-3BG100I 40MX and 42MX FPGA Families
        A42MX09-3BG100M 40MX and 42MX FPGA Families
        相關(guān)代理商/技術(shù)參數(shù)
        參數(shù)描述
        A42MX09-2VQG100 功能描述:IC FPGA MX SGL CHIP 14K 100VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
        A42MX09-2VQG100I 功能描述:IC FPGA MX SGL CHIP 14K 100VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
        A42MX09-3BG100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
        A42MX09-3BG100A 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
        A42MX09-3BG100B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families