參數(shù)資料
    型號(hào): A42MX16-FPQG208
    廠商: Microsemi SoC
    文件頁數(shù): 129/142頁
    文件大?。?/td> 0K
    描述: IC FPGA MX SGL CHIP 24K 208-PQFP
    標(biāo)準(zhǔn)包裝: 24
    系列: MX
    輸入/輸出數(shù): 140
    門數(shù): 24000
    電源電壓: 3 V ~ 3.6 V,4.75 V ~ 5.25 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 70°C
    封裝/外殼: 208-BFQFP
    供應(yīng)商設(shè)備封裝: 208-PQFP(28x28)
    40MX and 42MX FPGA Families
    Re vi s i on 11
    1 - 83
    Pin Descriptions
    CLK/A/B, I/O
    Global Clock
    Clock inputs for clock distribution networks. CLK is for 40MX while CLKA and CLKB are for 42MX
    devices. The clock input is buffered prior to clocking the logic modules. This pin can also be used as an
    I/O.
    DCLK, I/O
    Diagnostic Clock
    Clock input for diagnostic probe and device programming. DCLK is active when the MODE pin is HIGH.
    This pin functions as an I/O when the MODE pin is LOW.
    GND
    Ground
    Input LOW supply voltage.
    I/O
    Input/Output
    Input, output, tristate or bidirectional buffer. Input and output levels are compatible with standard TTL and
    CMOS specifications. Unused I/Os pins are configured by the Designer software as shown in Table 1-40.
    In all cases, it is recommended to tie all unused MX I/O pins to LOW on the board. This applies to all
    dual-purpose pins when configured as I/Os as well.
    LP
    Low Power Mode
    Controls the low power mode of all 42MX devices. The device is placed in the low power mode by
    connecting the LP pin to logic HIGH. In low power mode, all I/Os are tristated, all input buffers are turned
    OFF, and the core of the device is turned OFF. To exit the low power mode, the LP pin must be set LOW.
    The device enters the low power mode 800 ns after the LP pin is driven to a logic HIGH. It will resume
    normal operation in 200 s after the LP pin is driven to a logic LOW.
    MODE
    Mode
    Controls the use of multifunction pins (DCLK, PRA, PRB, SDI, TDO). The MODE pin is held HIGH to
    provide verification capability. The MODE pin should be terminated to GND through a 10k
    Ω resistor so
    that the MODE pin can be pulled HIGH when required.
    NC
    No Connection
    This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be
    left floating with no effect on the operation of the device.
    PRA, I/O
    PRB, I/O
    Probe A/B
    The Probe pin is used to output data from any user-defined design node within the device. Each
    diagnostic pin can be used in conjunction with the other probe pin to allow real-time diagnostic output of
    any signal path within the device. The Probe pin can be used as a user-defined I/O when verification has
    been completed. The pin's probe capabilities can be permanently disabled to protect programmed design
    confidentiality. The Probe pin is accessible when the MODE pin is HIGH. This pin functions as an I/O
    when the MODE pin is LOW.
    QCLKA/B/C/D, I/O
    Quadrant Clock
    Quadrant clock inputs for A42MX36 devices. When not used as a register control signal, these pins can
    function as user I/Os.
    Table 1-40 Configuration of Unused I/Os
    Device
    Configuration
    A40MX02, A40MX04
    Pulled LOW
    A42MX09, A42MX16
    Pulled LOW
    A42MX24, A42MX36
    Tristated
    相關(guān)PDF資料
    PDF描述
    A40MX02-2VQG80I IC FPGA MX SGL CHIP 3K 80-VQFP
    A40MX02-2VQ80I IC FPGA MX SGL CHIP 3K 80-VQFP
    A42MX16-FTQ176 IC FPGA MX SGL CHIP 24K 176-TQFP
    A3P400-2FGG256I IC FPGA 1KB FLASH 400K 256-FBGA
    M1A3P400-2FG256I IC FPGA 1KB FLASH 400K 256-FBGA
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A42MX16-FTQ100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
    A42MX16-FTQ100A 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
    A42MX16-FTQ100B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
    A42MX16-FTQ100ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
    A42MX16-FTQ100I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families