• <big id="fj5xo"><wbr id="fj5xo"></wbr></big>
  • <menuitem id="fj5xo"></menuitem><button id="fj5xo"><dl id="fj5xo"><s id="fj5xo"></s></dl></button>
    <big id="fj5xo"><tr id="fj5xo"><menu id="fj5xo"></menu></tr></big>
    <code id="fj5xo"><label id="fj5xo"></label></code>
    參數(shù)資料
    型號: A42MX36-2PL100
    廠商: Electronic Theatre Controls, Inc.
    英文描述: Dual D-Type Positive-Edge-Triggered Flip-Flops With Clear and Preset 14-SO -40 to 85
    中文描述: 40MX和42MX FPGA系列
    文件頁數(shù): 77/123頁
    文件大?。?/td> 854K
    代理商: A42MX36-2PL100
    40MX and 42MX FPGA Families
    v6.0
    1-71
    Input Module Predicted Routing Delays
    2
    t
    IRD1
    t
    IRD2
    t
    IRD3
    t
    IRD4
    t
    IRD8
    Global Clock Network
    FO=1 Routing Delay
    2.0
    2.2
    2.5
    2.9
    4.1
    ns
    FO=2 Routing Delay
    2.3
    2.6
    2.9
    3.4
    4.8
    ns
    FO=3 Routing Delay
    2.6
    2.9
    3.3
    3.9
    5.5
    ns
    FO=4 Routing Delay
    3.0
    3.3
    3.8
    4.4
    6.2
    ns
    FO=8 Routing Delay
    4.3
    4.8
    5.5
    6.4
    9.0
    ns
    t
    CKH
    Input LOW to HIGH
    FO=32
    FO=635
    2.7
    3.0
    3.0
    3.3
    3.4
    3.8
    4.0
    4.4
    5.6
    6.2
    ns
    ns
    t
    CKL
    Input HIGH to LOW
    FO=32
    FO=635
    3.8
    4.9
    4.2
    5.4
    4.8
    6.1
    5.6
    7.2
    7.8
    10.1
    ns
    ns
    t
    PWH
    Minimum Pulse
    Width HIGH
    FO=32
    FO=635
    1.8
    2.0
    2.0
    2.2
    2.2
    2.5
    2.6
    2.9
    3.6
    4.1
    ns
    ns
    t
    PWL
    Minimum Pulse
    Width LOW
    FO=32
    FO=635
    1.8
    2.0
    2.0
    2.2
    2.2
    2.5
    2.6
    2.9
    3.6
    4.1
    ns
    ns
    t
    CKSW
    Maximum Skew
    FO=32
    FO=635
    0.8
    0.8
    0.8
    0.8
    0.9
    0.9
    1.0
    1.0
    1.4
    1.4
    ns
    ns
    t
    SUEXT
    Input Latch External
    Set-Up
    FO=32
    FO=635
    0.0
    0.0
    0.0
    0.0
    0.0
    0.0
    0.0
    0.0
    0.0
    0.0
    ns
    ns
    t
    HEXT
    Input Latch External
    Hold
    FO=32
    FO=635
    2.8
    3.3
    3.2
    3.7
    3.6
    4.2
    4.2
    4.9
    5.9
    6.9
    ns
    ns
    t
    P
    Minimum Period
    (1/f
    MAX
    )
    Maximum Datapath
    Frequency
    FO=32
    FO=635
    5.5
    6.0
    6.1
    6.6
    6.6
    7.2
    7.6
    8.3
    12.7
    13.8
    ns
    ns
    f
    MAX
    FO=32
    FO=635
    180
    166
    164
    151
    151
    139
    131
    121
    79
    73
    MHz
    MHz
    TTL Output Module Timing
    5
    t
    DLH
    t
    DHL
    t
    ENZH
    t
    ENZL
    t
    ENHZ
    Notes:
    1. For dual-module macros, use t
    PD1
    + t
    RD1
    + t
    PDn
    , t
    CO
    + t
    RD1
    + t
    PDn
    , or t
    PD1
    + t
    RD1
    + t
    SUD
    , whichever is appropriate.
    2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
    device performance. Post-route timing analysis or simulation is required to determine actual performance.
    3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
    obtained from the Timer utility.
    4. Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/
    hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
    the G input subtracts (adds) to the internal setup (hold) time.
    5. Delays based on 35 pF loading.
    Data-to-Pad HIGH
    2.6
    2.8
    3.2
    3.8
    5.3
    ns
    Data-to-Pad LOW
    3.0
    3.3
    3.7
    4.4
    6.2
    ns
    Enable Pad Z to HIGH
    2.7
    3.0
    3.3
    3.9
    5.5
    ns
    Enable Pad Z to LOW
    3.0
    3.3
    3.7
    4.3
    6.1
    ns
    Enable Pad HIGH to Z
    5.3
    5.8
    6.6
    7.8
    10.9
    ns
    Table 38
    A42MX36 Timing Characteristics (Nominal 5.0V Operation)
    (Worst-Case Commercial Conditions, V
    CCA
    = 4.75V, T
    J
    = 70°C)
    ‘–3’ Speed
    ‘–2’ Speed
    ‘–1’ Speed
    ‘Std’ Speed
    ‘–F’ Speed
    Parameter Description
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max. Units
    相關(guān)PDF資料
    PDF描述
    A42MX36-2PL100A Dual D-Type Positive-Edge-Triggered Flip-Flops With Clear and Preset 14-SO -40 to 85
    A42MX36-2PL100B 40MX and 42MX FPGA Families
    A42MX36-2PL100ES Dual D-Type Positive-Edge-Triggered Flip-Flops With Clear and Preset 14-TSSOP -40 to 85
    A42MX36-2PL100I Dual D-Type Positive-Edge-Triggered Flip-Flops With Clear and Preset 14-TSSOP -40 to 85
    A42MX36-2PL100M 40MX and 42MX FPGA Families
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A42MX36-2PQ208 功能描述:IC FPGA MX SGL CHIP 54K 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    A42MX36-2PQ208I 功能描述:IC FPGA MX SGL CHIP 54K 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應(yīng)商設(shè)備封裝:352-CQFP(75x75)
    A42MX36-2PQ240 功能描述:IC FPGA MX SGL CHIP 54K 240-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    A42MX36-2PQ240I 功能描述:IC FPGA MX SGL CHIP 54K 240-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應(yīng)商設(shè)備封裝:352-CQFP(75x75)
    A42MX36-2PQG208 功能描述:IC FPGA MX SGL CHIP 54K 208-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)