參數(shù)資料
型號(hào): A54SX16P-1TQ176I
英文描述: Field Programmable Gate Array (FPGA)
中文描述: 現(xiàn)場可編程門陣列(FPGA)
文件頁數(shù): 19/36頁
文件大?。?/td> 833K
代理商: A54SX16P-1TQ176I
v2.0
19
54SX Family FPGAs RadTolerant and HiRel
A54SX16 Timing Characteristics
(continued)
(Worst-Case Military Conditions, V
CCR
= 4.75V, V
CCA,
V
CCI
= 3.0V, T
J
= 125
°
C)
I/O Module
TTL Output Timing
1
‘–
1
Speed
Std
Speed
Parameter
Description
Min.
Max.
Min.
Max.
Units
t
DLH
t
DHL
t
ENZL
t
ENZH
t
ENLZ
t
ENHZ
d
TLH
d
THL
Data-to-Pad LOW to HIGH
2.8
3.3
ns
Data-to-Pad HIGH to LOW
2.8
3.3
ns
Enable-to-Pad, Z to L
2.3
2.8
ns
Enable-to-Pad, Z to H
2.8
3.3
ns
Enable-to-Pad, L to Z
4.5
5.2
ns
Enable-to-Pad, H to Z
2.2
2.6
ns
Delta LOW to HIGH
0.05
0.06
ns/pF
Delta HIGH to LOW
0.05
0.08
ns/pF
Dedicated (Hard-Wired) Array Clock Network
t
HCKH
Input LOW to HIGH
(Pad to R-Cell Input)
1.7
2.0
ns
t
HCKL
Input HIGH to LOW
(Pad to R-Cell Input)
1.9
2.2
ns
t
HPWH
t
HPWL
t
HCKSW
t
HP
f
HMAX
Minimum Pulse Width HIGH
2.1
2.4
ns
Minimum Pulse Width LOW
2.1
2.4
ns
Maximum Skew
0.4
0.4
ns
Minimum Period
4.2
4.9
ns
Maximum Frequency
240
205
MHz
Routed Array Clock Networks
t
RCKH
Input LOW to HIGH (Light Load)
(Pad to R-Cell Input)
2.4
2.9
ns
t
RCKL
Input HIGH to LOW (Light Load)
(Pad to R-Cell Input)
2.7
3.1
ns
t
RCKH
Input LOW to HIGH (50% Load)
(Pad to R-Cell Input)
2.9
3.3
ns
t
RCKL
Input HIGH to LOW (50% Load)
(Pad to R-Cell Input)
2.9
3.5
ns
t
RCKH
Input LOW to HIGH (100% Load)
(Pad to R-Cell Input)
2.8
3.3
ns
t
RCKL
Input HIGH to LOW (100% Load)
(Pad to R-Cell Input)
2.9
3.5
ns
t
RPWH
t
RPWL
t
RCKSW
t
RCKSW
t
RCKSW
Note:
1.
Min. Pulse Width HIGH
3.1
3.7
ns
Min. Pulse Width LOW
3.1
3.7
ns
Maximum Skew (Light Load)
0.6
0.8
ns
Maximum Skew (50% Load)
0.8
0.9
ns
Maximum Skew (100% Load)
0.8
0.9
ns
Delays based on 35pF loading, except for t
ENZL
and t
ENZH
. For t
ENZL
and t
ENZH
the loading is 5pF.
相關(guān)PDF資料
PDF描述
A54SX16P-1TQ176M Field Programmable Gate Array (FPGA)
A54SX16P-1VQ100 Field Programmable Gate Array (FPGA)
A54SX16P-1VQ100I Field Programmable Gate Array (FPGA)
A54SX16P-1VQ100M Field Programmable Gate Array (FPGA)
A54SX16P-2TQ144 Field Programmable Gate Array (FPGA)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A54SX16P-1TQG144 功能描述:IC FPGA SX 24K GATES 144-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A54SX16P-1TQG144I 功能描述:IC FPGA SX 24K GATES 144-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計(jì):6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
A54SX16P-1TQG144M 功能描述:IC FPGA SX 24K GATES 144-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX 標(biāo)準(zhǔn)包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應(yīng)商設(shè)備封裝:352-CQFP(75x75)
A54SX16P-1TQG176 功能描述:IC FPGA SX 24K GATES 176-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A54SX16P-1TQG176I 功能描述:IC FPGA SX 24K GATES 176-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計(jì):6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)