參數(shù)資料
型號(hào): AD1836ACS
廠商: ANALOG DEVICES INC
元件分類(lèi): 消費(fèi)家電
英文描述: Direct-Conversion TV Tuner
中文描述: SPECIALTY CONSUMER CIRCUIT, PQFP52
封裝: PLASTIC, M-022-AC, MQFP-52
文件頁(yè)數(shù): 6/24頁(yè)
文件大?。?/td> 2288K
代理商: AD1836ACS
AD1836A
Table 7. Timing Specifications
Parameter
Comments
512 × f
S
Mode
512 × f
S
Mode
512 × f
S
Mode
512 × f
S
Mode
Min
18
18
36
Max
27
Unit
ns
ns
ns
MHz
t
MH
t
ML
t
MCLK
f
MCLK
MCLK High
MCLK Low
MCLK Period
MCLK Frequency
t
PDR
PD/RST Low
5
ns
MASTER CLOCK AND RESET
t
PDRR
t
CHH
t
CHL
t
CDS
t
CDH
PD/RST Recovery
CCLK High
CCLK Low
CDATA Setup
CDATA Hold
Reset to Active Output
To CCLK Rising
From CCLK Rising
4500
10
10
5
5
t
MCLK
ns
ns
ns
ns
t
CLS
CLATCH Setup
To CCLK Rising
5
ns
t
CLH
t
CODE
t
COD
t
COH
t
COTS
t
DBH
t
DBL
f
DB
t
DLS
t
DLH
t
DDS
t
DDH
t
DBH
t
DBL
f
DB
t
DLS
t
DLH
t
DDS
t
DDH
t
ABD
t
ALS
t
ABDD
t
ABD
t
ALS
t
ABDD
t
ABD
t
ALS
t
ABDD
t
DDS
t
DDH
t
AXDS
t
AXDH
t
DXDD
CLATCH Hold
COUT Enable
COUT Delay
COUT Hold
COUT Three-State
DBCLK High
DBCLK Low
DBCLK Frequency
DLRCLK Setup
DLRCLK Hold
DSDATA Setup
DSDATA Hold
DBCLK High
DBCLK Low
DBCLK Frequency
DLRCLK Setup
DLRCLK Hold
DSDATA Setup
DSDATA Hold
ABCLK Delay
LRCLK Skew
ASDATA Delay
ABCLK Delay
LRCLK Skew
ASDATA Delay
ABCLK Delay
LRCLK Skew
ASDATA Delay
DSDATA1 Hold
DSDATA1 Hold
AAUXDATA Setup
AAUXDATA Hold
DAUXDATA Delay
From CCLK Falling
From CCLK Falling
From CCLK Falling
From CCLK Falling
From CCLK Falling
To DBCLK Rising
From DBCLK Rising
To DBCLK Rising
From DBCLK Rising
To DBCLK Rising
From DBCLK Rising
To DBCLK Rising
From DBCLK Rising
From MCLK Transition, 256 × f
S
Mode
From MCLK Rising, 512 × f
S
Mode
From ABCLK Falling
From ABCLK Falling
From MCLK Transition, 256 × f
S
Mode
From MCLK Rising, 512 × f
S
Mode
From ABCLK Falling
From ABCLK Falling
From MCLK Transition, 256 × f
S
Mode
From MCLK Rising, 512 × f
S
Mode
From ABCLK Falling
From ABCLK Falling
To ABCLK Rising
From ABCLK Rising
To AUXBCLK Rising
From AUXBCLK Rising
From AUXBCLK Falling
5
0
15
15
64 × f
S
0
10
0
20
15
15
256 × f
S
0
10
0
20
–2
–2
–2
0
7
7
10
10
10
10
15
+2
5
15
+2
5
15
+2
5
25
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
SPI PORT
DAC SERIAL PORT
(Normal Modes)
DAC SERIAL PORT
(Packed 128 Mode, Packed 256 Mode)
ADC SERIAL PORT
(Normal Modes)
ADC SERIAL PORT
(Packed 128 Mode, Packed 256 Mode)
ADC SERIAL PORT
(TDM Packed AUX)
AUXILIARY INTERFACE
Rev. 0 | Page 6 of 24
相關(guān)PDF資料
PDF描述
AD1836A Multichannel 96 kHz Codec
AD1836 ECONOLINE: RD & RC - Dual Output from a Single Input Rail- 1kVDC & 2kVDC Isolation- Power Sharing on Output- Custom Solutions Available- UL94V-0 Package Material- Efficiency to 86%
AD1836AS COIL 33UH 700MA CHOKE SMD
AD1837AASZ COIL 82UH 450MA CHOKE SMD
AD1837A 2 ADC, 8 DAC, 96 kHz, 24-Bit Codec
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD1836ACSRL 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:Multichannel 96 kHz Codec
AD1836ACSZ 功能描述:IC CODEC 4ADC/6DAC 24 BIT 52MQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 編解碼器 系列:- 標(biāo)準(zhǔn)包裝:2,500 系列:- 類(lèi)型:立體聲音頻 數(shù)據(jù)接口:串行 分辨率(位):18 b ADC / DAC 數(shù)量:2 / 2 三角積分調(diào)變:是 S/N 比,標(biāo)準(zhǔn) ADC / DAC (db):81.5 / 88 動(dòng)態(tài)范圍,標(biāo)準(zhǔn) ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數(shù)字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)
AD1836A-DBRD 制造商:Analog Devices 功能描述:Evaluation Board For Multi-Channel 96 KHz Codec 制造商:Rochester Electronics LLC 功能描述:EVAL BD FOR MULTI CHANNEL 96KHZ CODEC - Bulk 制造商:Analog Devices 功能描述:EVALUATION BOARD ((NS))
AD1836AS 制造商:Rochester Electronics LLC 功能描述:ULTI CHANNEL 96KHZ CODEC - Bulk
AD1836ASRL 制造商:Analog Devices 功能描述: