tMH MCL" />
參數(shù)資料
型號(hào): AD1838AASZ-REEL
廠商: Analog Devices Inc
文件頁(yè)數(shù): 19/24頁(yè)
文件大?。?/td> 0K
描述: IC CODEC 2ADC/6DAC 24 BIT 52MQFP
標(biāo)準(zhǔn)包裝: 800
類型: 立體聲音頻
數(shù)據(jù)接口: 串行
分辨率(位): 24 b
ADC / DAC 數(shù)量: 2 / 6
三角積分調(diào)變:
S/N 比,標(biāo)準(zhǔn) ADC / DAC (db): 105 / 108
動(dòng)態(tài)范圍,標(biāo)準(zhǔn) ADC / DAC (db): 105 / 108
電壓 - 電源,模擬: 4.5 V ~ 5.5 V
電壓 - 電源,數(shù)字: 4.5 V ~ 5.5 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 52-QFP
供應(yīng)商設(shè)備封裝: 52-MQFP(10x10)
包裝: 帶卷 (TR)
REV. A
AD1838A
–4–
TIMING SPECIFICATIONS
Parameter
Min
Max
Unit
Comments
MASTER CLOCK AND RESET
tMH
MCLK High
15
ns
tML
MCLK Low
15
ns
tPDR
PD/RST Low
20
ns
SPI PORT
tCCH
CCLK High
40
ns
tCCL
CCLK Low
40
ns
tCCP
CCLK Period
80
ns
tCDS
CDATA Setup
10
ns
To CCLK Rising Edge
tCDH
CDATA Hold
10
ns
From CCLK Rising Edge
tCLS
CLATCH Setup
10
ns
To CCLK Rising Edge
tCLH
CLATCH Hold
10
ns
From CCLK Rising Edge
tCOE
COUT Enable
15
ns
From CLATCH Falling Edge
tCOD
COUT Delay
20
ns
From CCLK Falling Edge
tCOTS
COUT Three-State
25
ns
From CLATCH Rising Edge
DAC SERIAL PORT (48 kHz and 96 kHz)
Normal Mode (Slave)
tDBH
DBCLK High
60
ns
tDBL
DBCLK Low
60
ns
fDB
DBCLK Frequency
64
fS
tDLS
DLRCLK Setup
10
ns
To DBCLK Rising Edge
tDLH
DLRCLK Hold
10
ns
From DBCLK Rising Edge
tDDS
DSDATA Setup
10
ns
To DBCLK Rising Edge
tDDH
DSDATA Hold
10
ns
From DBCLK Rising Edge
Packed 128/256 Modes (Slave)
tDBH
DBCLK High
15
ns
tDBL
DBCLK Low
15
ns
fDB
DBCLK Frequency
256
fS
tDLS
DLRCLK Setup
10
ns
To DBCLK Rising Edge
tDLH
DLRCLK Hold
10
ns
From DBCLK Rising Edge
tDDS
DSDATA Setup
10
ns
To DBCLK Rising Edge
tDDH
DSDATA Hold
10
ns
From DBCLK Rising Edge
ADC SERIAL PORT (48 kHz and 96 kHz)
Normal Mode (Master)
tABD
ABCLK Delay
25
ns
From MCLK Rising Edge
tALD
ALRCLK Delay
5
ns
From ABCLK Falling Edge
tABDD
ASDATA Delay
10
ns
From ABCLK Falling Edge
Normal Mode (Slave)
tABH
ABCLK High
60
ns
tABL
ABCLK Low
60
ns
fAB
ABCLK Frequency
64
fS
tALS
ALRCLK Setup
5
ns
To ABCLK Rising Edge
tALH
ALRCLK Hold
15
ns
From ABCLK Rising Edge
tABDD
ASDATA Delay
15
ns
From ABCLK Falling Edge
Packed 128/256 Mode (Master)
tPABD
ABCLK Delay
40
ns
From MCLK Rising Edge
tPALD
LRCLK Delay
5
ns
From ABCLK Falling Edge
tPABDD
ASDATA Delay
10
ns
From ABCLK Falling Edge
相關(guān)PDF資料
PDF描述
AD1835AASZ-REEL IC CODEC 2ADC/8DAC 24BIT 52MQFP
ADAV803ASTZ-REEL IC CODEC AUDIO R-DVD 3.3V 64LQFP
AD1939YSTZRL IC CODEC 24BIT ADC/DAC 64-LQFP
AD1937WBSTZ-RL IC CODEC 4/ADC DIFF OUT 64-LQFP
AD1938WBSTZ-RL IC CODEC 24BIT 4ADC/8DAC 48LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD1838AS 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 6DAC 24-Bit 52-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD1838AS-REEL 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 6DAC 24-Bit 52-Pin MQFP T/R 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
AD1839 制造商:AD 制造商全稱:Analog Devices 功能描述:2 ADC, 6 DAC, 96 kHz, 24-Bit sigma-delta Codec
AD1839A 制造商:AD 制造商全稱:Analog Devices 功能描述:2 ADC, 6 DAC, 96 kHz, 24-Bit Sigma-Delta Codec
AD1839AAS 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 6DAC 24-Bit 52-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:HIGH PERFORMANCE CODEC I.C. - Bulk 制造商:Analog Devices 功能描述:IC CODEC SMD 1839 MQFP52