參數(shù)資料
型號(hào): AD5542AARUZ
廠商: Analog Devices Inc
文件頁數(shù): 7/24頁
文件大小: 0K
描述: IC DAC 16BIT SRL 16TSSOP
設(shè)計(jì)資源: High Precision Digital-to-Analog Conversion Using the 16-Bit AD5542/1, ADR421, and AD8628 (CN0079)
How to Achieve High Precision Voltage Level Setting Using AD5541A/42A (CN0169)
標(biāo)準(zhǔn)包裝: 1
系列: nanoDAC™
設(shè)置時(shí)間: 1µs
位數(shù): 16
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 單電源
功率耗散(最大): 825µW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 16-TSSOP
包裝: 管件
輸出數(shù)目和類型: *
采樣率(每秒): *
AD5512A/AD5542A
Rev. A | Page 15 of 24
THEORY OF OPERATION
The AD5512A/AD5542A are single, 12-/16-bit, serial input,
voltage output DACs. They operate from a single supply
ranging from 2.7 V to 5 V and consume typically 125 A
with a supply of 5 V. Data is written to these devices in a
12-bit (AD5512A) or 16-bit (AD5542A) word format, via a
3- or 4-wire serial interface. To ensure a known power-up
state, these parts are designed with a power-on reset function.
In unipolar mode, the output is reset to midscale; in bipolar
mode, the output is set to 0 V. Kelvin sense connections for the
reference and analog ground are included on the AD5512A/
AD5542A.
DIGITAL-TO-ANALOG SECTION
The DAC architecture consists of two matched DAC sections.
A simplified circuit diagram is shown in Figure 30. The DAC
architecture of the AD5512A/AD5542A is segmented. The four
MSBs of the 16-bit (AD5542A)/12-bit (AD5512A) data-word
are decoded to drive 15 switches, E1 to E15. Each switch
connects one of 15 matched resistors to either AGND or VREF.
The remaining 12 bits of the data-word drive the S0 to S11
switches of a 12-bit voltage mode R-2R ladder network.
2R . . . . .
S1 . . . . .
2R
S11
2R
E1
2R . . . . .
E2 . . . . .
2R
S0
2R
E15
R
VREF
VOUT
12-BIT R-2R LADDER
FOUR MSBs DECODED
INTO 15 EQUAL SEGMENTS
09199-
022
Figure 30. DAC Architecture
With this type of DAC configuration, the output impedance
is independent of code, while the input impedance seen by
the reference is heavily code dependent. The output voltage is
dependent on the reference voltage, as shown in the following
equation:
N
REF
OUT
D
V
2
×
=
where:
D is the decimal data-word loaded to the DAC register.
N is the resolution of the DAC.
For a reference of 2.5 V, the equation simplifies to the following:
536
,
65
5
.
2
D
VOUT
×
=
This gives a VOUT of 1.25 V with midscale loaded, and 2.5 V
with full scale loaded to the DAC.
The LSB size is VREF/65,536.
SERIAL INTERFACE
The AD5512A/AD5542A are controlled by a versatile 3- or 4-
wire serial interface that operates at clock rates of up to 50 MHz
and is compatible with SPI, QSPI, MICROWIRE, and DSP
interface standards. The timing diagram is shown in Figure 3.
Input data is framed by the chip select input, CS. After a high-
to-low transition on CS, data is shifted synchronously and
latched into the input register on the rising edge of the serial
clock, SCLK. Data is loaded MSB first in 12-bit (AD5512A)
or 16-bit (AD5542A) words. After 12 (AD5512A) or 16
(AD5542A) data bits have been loaded into the serial input
register, a low-to-high transition on CS transfers the contents
of the shift register to the DAC. Data can be loaded to the part
only while CS is low.
The AD5512A/AD5542A have an LDAC function that allows
the DAC latch to be updated asynchronously by bringing LDAC
low after CS goes high. LDAC should be maintained high while
data is written to the shift register. Alternatively, LDAC can be
tied permanently low to update the DAC synchronously. With
LDAC tied permanently low, the rising edge of CS loads the data to
the DAC.
UNIPOLAR OUTPUT OPERATION
These DACs are capable of driving unbuffered loads of 60 k.
Unbuffered operation results in low supply current, typically
300 μA, and a low offset error. The AD5512A/AD5542A
provide a unipolar output swing ranging from 0 V to VREF.
The AD5512A/AD5542A can be configured to output both
unipolar and bipolar voltages. Figure 31 shows a typical
unipolar output voltage circuit. The code table for this
mode of operation is shown in Table 9.
VOUT
REFS
REFF
DGND AGNDF
VDD
DIN
SCLK
LDAC
CS
AD5512A/
AD5542A
AD820/
OP196
AGNDS
+
0.1F
10F
UNIPOLAR
OUTPUT
EXTERNAL
OP AMP
2.5V
5V
SERIAL
INTERFACE
09199-
023
Figure 31. Unipolar Output
Table 9. AD5542A Unipolar Code Table
DAC Latch Contents
MSB
LSB
Analog Output
1111 1111 1111 1111
V
REF × (65,535/65,536)
1000 0000 0000 0000
V
REF × (32,768/65,536) = VREF
0000 0000 0000 0001
V
REF × (1/65,536)
0000 0000 0000 0000
0 V
相關(guān)PDF資料
PDF描述
VI-B5F-MX-S CONVERTER MOD DC/DC 72V 75W
VI-B5D-MX-S CONVERTER MOD DC/DC 85V 75W
74LVC1G04FZ4-7 IC GATE INVERTER SGL DFN1410-6
VE-B6T-MX-S CONVERTER MOD DC/DC 6.5V 75W
VE-J6K-MW-S CONVERTER MOD DC/DC 40V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5542AARUZ-REEL7 功能描述:IC DAC 16BIT SRL16TSSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD5542ABCPZ 制造商:AD 制造商全稱:Analog Devices 功能描述:2.7 V to 5.5 V, Serial-Input, Voltage-Output, 16-/12-Bit nanoDACs in LFCSP
AD5542ABCPZ-1-RL7 功能描述:IC DAC 16BIT SRL 16LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD5542ABCPZ-500RL7 制造商:Analog Devices 功能描述:
AD5542ABCPZ-REEL7 功能描述:IC DAC 16BIT SRL 16LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*