參數(shù)資料
型號: AD633JN
廠商: Analog Devices Inc
文件頁數(shù): 21/21頁
文件大?。?/td> 0K
描述: IC ANALOG MULTIPLIER 8-DIP
標準包裝: 50
功能: 模擬乘法器
位元/級數(shù): 四象限
封裝/外殼: 8-DIP(0.300",7.62mm)
供應商設備封裝: 8-PDIP
包裝: 管件
AD633
Data Sheet
Rev. J | Page 8 of 20
FUNCTIONAL DESCRIPTION
The AD633 is a low cost multiplier comprising a translinear
core, a buried Zener reference, and a unity-gain connected
output amplifier with an accessible summing node. Figure 1
shows the functional block diagram. The differential X and Y
inputs are converted to differential currents by voltage-to-
current converters. The product of these currents is generated
by the multiplying core. A buried Zener reference provides an
overall scale factor of 10 V. The sum of (X × Y)/10 + Z is then
applied to the output amplifier. The amplifier summing node Z
allows the user to add two or more multiplier outputs, convert
the output voltage to a current, and configure various analog
computational functions.
Inspection of the block diagram shows the overall transfer
function is
(
)(
)
Z
V
Y2
Y1
X2
X1
W
+
=
10
(1)
ERROR SOURCES
Multiplier errors consist primarily of input and output offsets,
scale factor error, and nonlinearity in the multiplying core. The
input and output offsets can be eliminated by using the optional
trim of Figure 11. This scheme reduces the net error to scale
factor errors (gain error) and an irreducible nonlinearity
component in the multiplying core. The X and Y nonlinearities
are typically 0.4% and 0.1% of full scale, respectively. Scale
factor error is typically 0.25% of full scale. The high impedance
Z input should always reference the ground point of the driven
system, particularly if it is remote. Likewise, the differential X
and Y inputs should reference their respective grounds to
realize the full accuracy of the AD633.
±50mV
TO APPROPRIATE
INPUT TERMINAL
(FOR EXAMPLE, X2, Y2, Z)
50k
1k
300k
+VS
–VS
00786-
010
Figure 11. Optional Offset Trim Configuration
相關(guān)PDF資料
PDF描述
VI-26T-IV-F2 CONVERTER MOD DC/DC 6.5V 150W
VE-B3N-MX-F1 CONVERTER MOD DC/DC 18.5V 75W
VI-26D-IV-F4 CONVERTER MOD DC/DC 85V 150W
VI-26T-IV-F1 CONVERTER MOD DC/DC 6.5V 150W
AD633JR-REEL7 IC MULTIPLIER ANALOG 8-SOIC T/R
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD633JNZ 功能描述:IC ANALOG MULTIPLIER 8-DIP RoHS:是 類別:集成電路 (IC) >> 線性 - 模擬乘法器,除法器 系列:- 標準包裝:25 系列:HA 功能:模擬乘法器 位元/級數(shù):四象限 封裝/外殼:16-CDIP(0.300",7.62mm) 供應商設備封裝:16-CDIP 側(cè)面銅焊 包裝:管件
AD633JR 功能描述:IC ANALOG MULTIPLIER 8-SOIC RoHS:否 類別:集成電路 (IC) >> 線性 - 模擬乘法器,除法器 系列:- 標準包裝:25 系列:HA 功能:模擬乘法器 位元/級數(shù):四象限 封裝/外殼:16-CDIP(0.300",7.62mm) 供應商設備封裝:16-CDIP 側(cè)面銅焊 包裝:管件
AD633JR 制造商:Analog Devices 功能描述:SEMICONDUCTORSLINEAR
AD633JR-REEL 功能描述:IC MULTIPLIER ANALOG 8-SOIC T/R RoHS:否 類別:集成電路 (IC) >> 線性 - 模擬乘法器,除法器 系列:- 標準包裝:25 系列:HA 功能:模擬乘法器 位元/級數(shù):四象限 封裝/外殼:16-CDIP(0.300",7.62mm) 供應商設備封裝:16-CDIP 側(cè)面銅焊 包裝:管件
AD633JR-REEL7 功能描述:IC MULTIPLIER ANALOG 8-SOIC T/R RoHS:否 類別:集成電路 (IC) >> 線性 - 模擬乘法器,除法器 系列:- 標準包裝:25 系列:HA 功能:模擬乘法器 位元/級數(shù):四象限 封裝/外殼:16-CDIP(0.300",7.62mm) 供應商設備封裝:16-CDIP 側(cè)面銅焊 包裝:管件