參數(shù)資料
型號: AD670JPZ
廠商: Analog Devices Inc
文件頁數(shù): 11/12頁
文件大?。?/td> 0K
描述: IC ADC 8BIT SIGNAL COND 20-PLCC
標(biāo)準(zhǔn)包裝: 1
位數(shù): 8
采樣率(每秒): 10k
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 450mW
電壓電源: 單電源
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 20-LCC(J 形引線)
供應(yīng)商設(shè)備封裝: 20-PLCC(9x9)
包裝: 管件
輸入數(shù)目和類型: 1 個(gè)差分,單極;1 個(gè)差分,雙極
AD670
REV. A
–8–
Figure 8. Write/Convert Start Timing
The R/W line is used to direct the converter to start a conver-
sion (R/W low) or read data (R/W high). The relative sequenc-
ing of the three control signals (R/W, CE, CS) is unimportant.
However, when all three signals remain low for at least 300 ns
(tW), STATUS will go high to signal that a conversion is taking
place.
Once a conversion is started and the STATUS line goes high,
convert start commands will be ignored until the conversion
cycle is complete. The output data buffer cannot be enabled
during a conversion.
Read Cycle
Figure 9 shows the timing for the data read operation. The data
outputs are in a high impedance state until a read cycle is initi-
ated. To begin the read cycle, R/W is brought high. During a
read cycle, the minimum pulse length for CE and CS is a func-
tion of the length of time required for the output data to be
valid. The data becomes valid and is available to the data bus in
a maximum of 250 ns. This delay between the high impedance
state and valid data is the maximum bus access time or tTD.
Bringing CE or CS high during valid data ends the read cycle.
The outputs remain valid for a minimum of 25 ns (tDH) and re-
turn to the high impedance state after a delay, tDT, of 150 ns
maximum.
Figure 9. Read Cycle Timing
STAND-ALONE OPERATION
The AD670 can be used in a “stand-alone” mode, which is use-
ful in systems with dedicated input ports available. Two typical
conditions are described and illustrated by the timing diagrams
which follow.
Single Conversion, Single Read
When the AD670 is used in a stand-alone mode, CS and CE
should be tied together. Conversion will be initiated by bringing
R/W low. Within 700 ns, a conversion will begin. The R/W
pulse should be brought high again once the conversion has
started so that the data will be valid upon completion of the
conversion. Data will remain valid until CE and CS are brought
high to indicate the end of the read cycle or R/W goes low. The
timing diagram is shown in Figure 10.
Figure 10. Stand-Alone Mode Single Conversion/
Single Read
Continuous Conversion, Single Read
A variety of applications may call for the A/D to be read after
several conversions. In process control systems, this is often the
case since a reading from a sensor may only need to be updated
every few conversions. Figure 11 shows the timing relationships.
Once again, CE and CS should be tied together. Conversion
will begin when the R/W signal is brought low. The device will
convert repeatedly as indicated by the status line. A final con-
version will take place once the R/W line has been brought high.
The rising edge of R/W must occur while STATUS is high. R/W
should not return high while STATUS is low since the circuit is
in a reset state prior to the next conversion. Since the rising
edge of R/W must occur while STATUS is high, R/W’s length
must be a minimum of 10.25
s (t
C + tTD). Data becomes valid
upon completion of the conversion and will remain so until the
CE
and CS lines are brought high indicating the end of the read
cycle or R/W goes low initiating a new series of conversions.
Figure 11. Stand-Alone Mode Continuous Conversion/
Single Read
相關(guān)PDF資料
PDF描述
VI-224-IW-F1 CONVERTER MOD DC/DC 48V 100W
AD7778ASZ IC ADC 10BIT 8CHAN HS 44-MQFP
VI-223-IW-F4 CONVERTER MOD DC/DC 24V 100W
LTC2247IUH#TRPBF IC ADC 14BIT 40MSPS SAMPL 32-QFN
VI-223-IW-F2 CONVERTER MOD DC/DC 24V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD670JPZ-REEL7 功能描述:IC ADC 8BIT SIGNAL COND 20-PLCC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD670KN 制造商:Analog Devices 功能描述:ADC Single SAR 8-bit Parallel 20-Pin PDIP N 制造商:Rochester Electronics LLC 功能描述:IC - 8-BIT A/D CONVERTER - Bulk
AD670KNZ 功能描述:IC ADC 8BIT SGNL COND 20DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-
AD670KP 制造商:Analog Devices 功能描述:ADC Single SAR 8-bit Parallel 20-Pin PLCC
AD670KPZ 功能描述:IC ADC 8BIT SIGNAL COND 20-PLCC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個(gè)單端,雙極