參數(shù)資料
型號: AD7262BCPZ-RL7
廠商: Analog Devices Inc
文件頁數(shù): 18/33頁
文件大?。?/td> 0K
描述: IC ADC 2CH 12BIT PGA/COM 48LFCSP
標(biāo)準(zhǔn)包裝: 750
位數(shù): 12
采樣率(每秒): 1M
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 120mW
電壓電源: 單電源
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 48-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 48-LFCSP-VQ(7x7)
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 2 個(gè)差分,單極
AD7262
Rev. 0 | Page 24 of 32
ON-CHIP REGISTERS
The AD7262/AD7262-5 contain a control register, two offset
registers for storing the offsets for each ADC, and two external
gain registers for storing the gain error. The control register and
the offset and gain registers are read and write registers. On
power-up, all registers in the AD7262/AD7262-5 are set to 0.
Addressing the On-Chip Registers
Writing to a Register
Data is loaded from the PD0/DIN pin of the AD7262/AD7262-5
on the falling edge of SCLK when CS is in a logic low state. Four
address bits and 12 data bits must be clocked into the device.
Thus, on the 16th falling SCLK edge, the LSB is clocked into the
AD7262/AD7262-5. One more SCLK cycle is then required to
write to the internal device registers. In total, 17 SCLK cycles
are required to successfully write to the AD7262/AD7262-5.
The control and offset registers are 12-bits registers; the gain
registers are 7-bit registers.
When writing to a register, the user must first write the address
bits corresponding to the selected register. Table 11 shows the
decoding of the address bits. The four RD bits are written MSB
first, that is, RD3 followed by RD2, RD1, and RD0. The
AD7262/AD7262-5 decodes these bits to determine which
register is being addressed. The subsequent 12 bits of data are
written to the addressed register.
When writing to the external gain registers, the seven bits of
data immediately after the four address bits are written to the
register. However, 17 SCLK cycles are still required, and the
PD0/DIN pin of the AD7262/AD7262-5 should be tied low for
the five additional clock cycles.
Table 11. Read and Write Register Addresses
RD3
RD2
RD1
RD0
Comment
0
ADC result (default)
0
1
Control register
0
1
0
Offset ADC A internal
0
1
Offset ADC B internal
0
1
0
Gain ADC A external
0
1
0
1
Gain ADC B external
Reading from a Register
The internal offset of the device, which has been measured by
the AD7262/AD7262-5 and stored in the on-chip registers
during the calibration, can be read back by the user. The
content of the external gain registers can also be read. To read
the content of any register, the user must first write to the
control register by writing 0001 to the WR3 to WR0 bits via the
PD0/DIN pin, as outlined in Table 10. The next four bits in the
control register are the RD bits, which are used to select the
desired register from which to read. The appropriate 4-bit address
for each of the offset and gain registers is outlined in Table 11.
The remaining eight SCLK cycles bits are used to set the
remaining bits in the control register to the desired state for the
next ADC conversion.
The 19th SCLK falling edge clocks out the first data bit of the
digital code corresponding to the value stored in the selected
internal device register on the DOUTA pin. DOUTB outputs the
conversion result from ADC B. Once the selected register has
been read, the control register must be reset to output the ADC
results for future conversions. This is achieved by writing 0001
to the WR3 to WR0 bits, followed by 0000 to the RD bits. The
remaining eight bits in the control register should then be set to
the required configuration for the next ADC conversion.
CS
SCLK
DOUTA
PD0/DIN
10
14
16
THREE-STATE
11
12
13
17
THREE-
STATE
15
DB10A
DB11A
DB0A
18
19
20
30
31
THREE-STATE
RD1
RD0
MSB DB10
DB9
DB8
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
RD2
RD3
t2
t8
t
QUIET
9
8
7
6
5
4
3
2
1
t13
t14
07
60
6-
0
31
Figure 31. Timing Diagram for Writing to a Register
CS
SCLK
DOUTA
PD0/DIN
10
14
16
THREE-STATE
11
12
13
17
THREE-
STATE
15
DB10A
DB11A
DB0A
18
20
19
30
31
THREE-STATE
0
1
RD3
RD2
RD1
RD0
0
t2
t13
t14
t8
tQUIET
9
8
7
6
5
4
3
2
1
07
60
6-
0
32
Figure 32. Timing Diagram for a Read Operation with PD0/DIN as an Input
相關(guān)PDF資料
PDF描述
MS27497E10F35PC CONN RCPT 13POS WALL MNT W/PINS
LTC2238IUH#TRPBF IC ADC 10BIT 65MSPS 3V 32-QFN
AD7683ACPZRL IC ADC 16BIT SRL 100KSPS 8LFCSP
MS27472T18B32P CONN RCPT 32POS WALL MT W/PINS
MS27497T16A8S CONN RCPT 8POS WALL MNT W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7262BSTZ 功能描述:IC ADC 2CH 12BIT PGA/COM 48LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7262BSTZ-5 功能描述:IC ADC 2CH 12BIT PGA/COM 48LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個(gè)單端,單極
AD7262BSTZ-5-RL7 功能描述:IC ADC 12BIT W/PGA&COM 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個(gè)單端,單極
AD7262BSTZ-RL7 功能描述:IC ADC 12BIT W/PGA&COM 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個(gè)單端,單極
AD7264 制造商:AD 制造商全稱:Analog Devices 功能描述:1 MSPS, 14-Bit, Simultaneous Sampling SAR ADC with PGA and Four Comparators