AVDD = DVDD = 5 V; OVDD = 2.7 V to 5.5 V; VCC = 15 V; VEE = 15 V; V
參數(shù)資料
型號(hào): AD7634BSTZRL
廠商: Analog Devices Inc
文件頁數(shù): 28/32頁
文件大?。?/td> 0K
描述: IC ADC 18BIT DIFF BIPO 48-LQFP
標(biāo)準(zhǔn)包裝: 2,000
系列: PulSAR®
位數(shù): 18
采樣率(每秒): 670k
數(shù)據(jù)接口: 串行,并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 225mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應(yīng)商設(shè)備封裝: 48-LQFP(7x7)
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 1 個(gè)差分,單極;1 個(gè)差分,雙極
Data Sheet
AD7634
Rev. B | Page 5 of 32
TIMING SPECIFICATIONS
AVDD = DVDD = 5 V; OVDD = 2.7 V to 5.5 V; VCC = 15 V; VEE = 15 V; VREF = 5 V; all specifications TMIN to TMAX, unless otherwise noted.
Table 3.
Parameter
Symbol
Min
Typ
Max
Unit
CONVERSION AND RESET (See Figure 35 and Figure 36)
Convert Pulse Width
t1
10
ns
Time Between Conversions
t2
Warp Mode/Normal Mode/Impulse Mode1
1.49/1.75/2.22
μs
CNVST Low to BUSY High Delay
t3
35
ns
BUSY High All Modes (Except Master Serial Read After Convert)
t4
Warp Mode/Normal Mode/Impulse Mode
1.18/1.43/1.68
μs
Aperture Delay
t5
2
ns
End of Conversion to BUSY Low Delay
t6
10
ns
Conversion Time
t7
Warp Mode/Normal Mode/Impulse Mode
1.18/1.43/1.68
μs
Acquisition Time, All modes
t8
310
ns
RESET Pulse Width
t9
10
ns
PARALLEL INTERFACE MODES (See Figure 37 and Figure 39)
CNVST Low to Data Valid Delay
t10
Warp Mode/Normal Mode/Impulse Mode
1.15/1.40/1.65
μs
Data Valid to BUSY Low Delay
t11
20
ns
Bus Access Request to Data Valid
t12
40
ns
Bus Relinquish Time
t13
2
15
ns
MASTER SERIAL INTERFACE MODES2 (See Figure 41 and Figure 42)
CS Low to SYNC Valid Delay
t14
10
ns
CS Low to Internal SDCLK Valid Delay2
t15
10
ns
CS Low to SDOUT Delay
t16
10
ns
CNVST Low to SYNC Delay, Read During Convert
t17
Warp Mode/Normal Mode/Impulse Mode
50/290/530
ns
SYNC Asserted to SDCLK First Edge Delay
t18
3
ns
Internal SDCLK Period3
t19
30
45
ns
Internal SDCLK High3
t20
15
ns
Internal SDCLK Low3
t21
10
ns
SDOUT Valid Setup Time3
t22
4
ns
SDOUT Valid Hold Time3
t23
5
ns
SDCLK Last Edge to SYNC Delay3
t24
5
ns
CS High to SYNC High-Z
t25
10
ns
CS High to Internal SDCLK High-Z
t26
10
ns
CS High to SDOUT High-Z
t27
10
ns
BUSY High in Master Serial Read After Convert3
t28
CNVST Low to SYNC Delay Read After Convert
Warp Mode/Normal Mode/Impulse Mode
t29
1.1/1.3/1.5
μs
SYNC Deasserted to BUSY Low Delay
t30
25
ns
相關(guān)PDF資料
PDF描述
VE-2N1-IW-F4 CONVERTER MOD DC/DC 12V 100W
IDT72V245L20TF8 IC FIFO SYNC 4096X18 20NS 64QFP
AD7634BCPZRL IC ADC 18BIT DIFF BIPO 48-LFCSP
D38999/26WD15PC CONN PLUG 15POS STRAIGHT W/PINS
IDT72V235L15TF8 IC FIFO SYNC 2048X18 15NS 64QFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7641 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit, 750 kSPS, Unipolar/Bipolar Programmable Input PulSAR ADC
AD7641ACP 制造商:Analog Devices 功能描述:ADC SGL SAR 2MSPS 18BIT PARALLEL/SERL 48LFCSP - Trays
AD7641ACPRL 制造商:Analog Devices 功能描述:ADC SGL SAR 2MSPS 18BIT PARALLEL/SERL 48LFCSP - Tape and Reel
AD7641AST 制造商:Analog Devices 功能描述:ADC SGL SAR 2MSPS 18BIT PARALLEL/SERL 48LQFP - Bulk
AD7641ASTRL 制造商:Analog Devices 功能描述:ADC SGL SAR 2MSPS 18BIT PARALLEL/SERL 48LQFP - Tape and Reel