參數(shù)資料
型號(hào): AD7837ANZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 7/12頁(yè)
文件大?。?/td> 0K
描述: IC DAC 12BIT MULT DUAL 24-DIP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 15
設(shè)置時(shí)間: 4µs
位數(shù): 12
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 2
電壓電源: 雙 ±
功率耗散(最大): 210mW
工作溫度: -40°C ~ 85°C
安裝類型: 通孔
封裝/外殼: 24-DIP(0.300",7.62mm)
供應(yīng)商設(shè)備封裝: 24-PDIP
包裝: 管件
輸出數(shù)目和類型: 2 電壓,單極;2 電壓,雙極
采樣率(每秒): 250k
產(chǎn)品目錄頁(yè)面: 785 (CN2011-ZH PDF)
AD7837/AD7847
REV. C
–4–
TERMINOLOGY
Relative Accuracy (Linearity)
Relative accuracy, or endpoint linearity, is a measure of the
maximum deviation of the DAC transfer function from a
straight line passing through the endpoints. It is measured after
allowing for zero and full-scale errors and is expressed in LSBs
or as a percentage of full-scale reading.
Differential Nonlinearity
Differential nonlinearity is the difference between the measured
change and the ideal 1 LSB change between any two adjacent
codes. A specified differential nonlinearity of
±1 LSB or less
over the operating temperature range ensures monotonicity.
Zero Code Offset Error
Zero code offset error is the error in output voltage from VOUTA
or VOUTB with all 0s loaded into the DAC latches. It is due to a
combination of the DAC leakage current and offset errors in the
output amplifier.
Gain Error
Gain error is a measure of the output error between an ideal
DAC and the actual device output with all 1s loaded. It does
not include offset error.
Total Harmonic Distortion
This is the ratio of the root-mean-square (rms) sum of the har-
monics to the fundamental, expressed in dBs.
Multiplying Feedthrough Error
This is an ac error due to capacitive feedthrough from the VREF
input to VOUT of the same DAC when the DAC latch is loaded
with all 0s.
Channel-to-Channel Isolation
This is an ac error due to capacitive feedthrough from the VREF
input on one DAC to VOUT on the other DAC. It is measured
with the DAC latches loaded with all 0s.
Digital Feedthrough
Digital feedthrough is the glitch impulse injected from the digi-
tal inputs to the analog output when the data inputs change state,
but the data in the DAC latches is not changed.
For the AD7837, it is measured with
LDAC held high. For the
AD7847, it is measured with
CSA and CSB held high.
Digital Crosstalk
Digital crosstalk is the glitch impulse transferred to the output
of one converter due to a change in digital code on the DAC
latch of the other converter. It is specified in nV secs.
Digital-to-Analog Glitch Impulse
This is the voltage spike that appears at the output of the DAC
when the digital code changes, before the output settles to its
final value. The energy in the glitch is specified in nV secs and is
measured for a 1 LSB change around the major carry transition
(0111 1111 1111 to 1000 0000 0000 and vice versa).
Unity Gain Small Signal Bandwidth
This is the frequency at which the small signal voltage output
from the output amplifier is 3 dB below its dc level. It is mea-
sured with the DAC latch loaded with all 1s.
Full Power Bandwidth
This is the maximum frequency for which a sinusoidal input
signal will produce full output at rated load with a distortion
less than 3%. It is measured with the DAC latch loaded with
all 1s.
AD7837 PIN FUNCTION DESCRIPTION (DIP AND SOIC PIN NUMBERS)
Pin
Mnemonic
Description
1
CS
Chip Select. Active low logic input. The device is selected when this input is active.
2RFBA
Amplifier Feedback Resistor for DAC A.
3VREFA
Reference Input Voltage for DAC A. This may be an ac or dc signal.
4VOUTA
Analog Output Voltage from DAC A.
5
AGNDA
Analog Ground for DAC A.
6VDD
Positive Power Supply.
7VSS
Negative Power Supply.
8
AGNDB
Analog Ground for DAC B.
9VOUTB
Analog Output Voltage from DAC B.
10
VREFB
Reference Input Voltage for DAC B. This may be an ac or dc signal.
11
DGND
Digital Ground. Ground reference for digital circuitry.
12
RFBB
Amplifier Feedback Resistor for DAC B.
13
WR
Write Input.
WR is an active low logic input which is used in conjunction with CS, A0 and A1 to
write data to the input latches.
14
LDAC
DAC Update Logic Input. Data is transferred from the input latches to the DAC latches when
LDAC
is taken low.
15
A1
Address Input. Most significant address input for input latches (see Table II).
16
A0
Address Input. Least significant address input for input latches (see Table II).
17–20
DB7–DB4
Data Bit 7 to Data Bit 4.
21–24
DB3–DB0
Data Bit 3 to Data Bit 0 (LSB) or Data Bit 11 (MSB) to Data Bit 8.
相關(guān)PDF資料
PDF描述
AD558JD IC DAC 8BIT 5-15V IN MONO 16CDIP
LTC2755BIUP-16#TRPBF IC DAC 16BIT CUR OUT 64-QFN
AD667KP IC DAC 12BIT W/BUFF LATCH 28PLCC
AD7542KRZ IC DAC 12BIT MULT CMOS 16SOIC
AD7537JP IC DAC 12BIT DUAL MULT 28-PLCC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7837ANZ 制造商:Analog Devices 功能描述:IC 12-BIT DAC
AD7837AQ 功能描述:IC DAC 12BIT DUAL MULT 24-CDIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時(shí)間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD7837AQ/883B 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Complete, Dual 12-Bit MDACs
AD7837AQ883B 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Complete, Dual 12-Bit MDACs
AD7837AQ-883B 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Complete, Dual 12-Bit MDACs