參數(shù)資料
型號: AD8028ARZ
廠商: Analog Devices Inc
文件頁數(shù): 11/25頁
文件大小: 0K
描述: IC OPAMP R-R DUAL LDIST 8SOIC
標準包裝: 98
放大器類型: 電壓反饋
電路數(shù): 2
輸出類型: 滿擺幅
轉(zhuǎn)換速率: 100 V/µs
-3db帶寬: 190MHz
電流 - 輸入偏壓: 4µA
電壓 - 輸入偏移: 200µV
電流 - 電源: 6.5mA
電流 - 輸出 / 通道: 120mA
電壓 - 電源,單路/雙路(±): 2.7 V ~ 12 V,±1.35 V ~ 6 V
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 8-SOIC(0.154",3.90mm 寬)
供應商設備封裝: 8-SO
包裝: 管件
產(chǎn)品目錄頁面: 769 (CN2011-ZH PDF)
AD8027/AD8028
Rev. C | Page 18 of 24
In the event that the crossover region cannot be avoided,
specific attention has been given to the input stage to ensure
constant transconductance and minimal offset in all regions of
operation. The regions are PNP input pair running, NPN input
pair running, and both running at the same time (in the
200 mV crossover region). Maintaining constant transconduc-
tance in all regions ensures the best wideband distortion
performance when going between these regions. With this
technique, the AD8027/AD8028 can achieve greater than 80 dB
SFDR for a 2 V p-p, 1 MHz, and G = 1 signal on ±1.5 V
supplies. Another requirement needed to achieve this level of
distortion is that the offset of each pair must be laser trimmed
to achieve greater than 80 dB SFDR, even for low frequency
signals.
OUTPUT STAGE
The AD8027/AD8028 use a common-emitter output structure
to achieve rail-to-rail output capability. The output stage is
designed to drive 50 mA of linear output current, 40 mA within
200 mV of the rail, and 2.5 mA within 35 mV of the rail.
Loading of the output stage, including any possible feedback
network, lowers the open-loop gain of the amplifier. Refer to
Figure 49 for the loading behavior. Capacitive load can degrade
the phase margin of the amplifier. The AD8027/AD8028 can
drive up to 20 pF, G = 1, as shown in Figure 10. A small (25 Ω
to 50 Ω) series resistor, RSNUB, should be included, if the
capacitive load is to exceed 20 pF for a gain of 1. Increasing the
closed-loop gain increases the amount of capacitive load that
can be driven before a series resistor needs to be included.
B
DC ERRORS
The AD8027/AD8028 use two complementary input stages to
achieve rail-to-rail input performance, as mentioned in the
Input Stage section. To use the dc performance over the entire
common-mode range, the input bias current and input offset
voltage of each pair must be considered.
Referring to Figure 56, the output offset voltage of each pair is
calculated by
+
=
G
F
G
PNP
OS
OUT
PNP
OS
R
V
,
+
=
G
F
G
NPN
OS
OUT
NPN
OS
R
V
,
where the difference of the two is the discontinuity experienced
when going through the crossover region.
The size of the discontinuity is defined as
(
)
+
×
=
G
F
G
NPN
OS,
PNP
OS,
DIS
R
V
Using the crossover select feature of the AD8027/AD8028 helps
to avoid this region. In the event that the region cannot be
avoided, the quantity (VOS, PNP – VOS, NPN) is trimmed to minimize
this effect.
Because the input pairs are complementary, the input bias cur-
rent reverses polarity when going through the crossover region
shown in Figure 37. The offset between pairs is described by
()
+
×
=
F
G
F
G
S
NPN
B,
PNP
B,
NPN
OS,
PNP
OS,
R
I
V
IB, PNP is the input bias current of either input when the PNP
input pair is active, and IB, NPN is the input bias current of either
input pair when the NPN pair is active. If RS is sized so that
when multiplied by the gain factor it equals RF, this effect is
eliminated. It is strongly recommended to balance the imped-
ances in this manner when traveling through the crossover
region to minimize the dc error and distortion. As an example,
assuming that the PNP input pair has an input bias current of
6 μA and the NPN input pair has an input bias current of
2 μA, a 200 μV shift in offset occurs when traveling through
the crossover region with RF equal to 0 Ω and RS equal to 25 Ω.
In addition to the input bias current shift between pairs, each
input pair has an input bias current offset that contributes to the
total offset in the following manner:
F
B
G
F
G
S
B
OS
R
I
R
I
V
+
+
=
Δ
VOUT
IB+
RF
RG
IB
VOS
RS
+–
VI
+
SELECT
–V
+V
+
AD8027/
AD8028
03327-A-055
Figure 56. Op Amp DC Error Sources
相關(guān)PDF資料
PDF描述
951140-7622-AR CONN HEADER 40POS 2MM R/A T/H
ADN2891ACPZ-RL7 IC AMP LIM 16LFCSP
0901471204 C-GRID PCB CONN SR VT GOLD 4POS
159120-5002 CONN HEADER 2MM 20POS R/A GOLD
67997-124HLF CONN HEADER 24POS .100 STR 30AU
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD8028ARZ 制造商:Analog Devices 功能描述:AMP LOW DISTORTION RRI/O SMD 8028
AD8028ARZ-REEL 功能描述:IC OPAMP R-R DUAL LDIST 8SOIC RoHS:是 類別:集成電路 (IC) >> Linear - Amplifiers - Instrumentation 系列:- 標準包裝:50 系列:LinCMOS™ 放大器類型:通用 電路數(shù):4 輸出類型:- 轉(zhuǎn)換速率:0.05 V/µs 增益帶寬積:110kHz -3db帶寬:- 電流 - 輸入偏壓:0.7pA 電壓 - 輸入偏移:210µV 電流 - 電源:57µA 電流 - 輸出 / 通道:30mA 電壓 - 電源,單路/雙路(±):3 V ~ 16 V,±1.5 V ~ 8 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:14-SOIC(0.154",3.90mm 寬) 供應商設備封裝:14-SOIC 包裝:管件 產(chǎn)品目錄頁面:865 (CN2011-ZH PDF) 其它名稱:296-1834296-1834-5
AD8028ARZ-REEL7 功能描述:IC OPAMP R-R DUAL LDIST 8SOIC RoHS:是 類別:集成電路 (IC) >> Linear - Amplifiers - Instrumentation 系列:- 標準包裝:50 系列:LinCMOS™ 放大器類型:通用 電路數(shù):4 輸出類型:- 轉(zhuǎn)換速率:0.05 V/µs 增益帶寬積:110kHz -3db帶寬:- 電流 - 輸入偏壓:0.7pA 電壓 - 輸入偏移:210µV 電流 - 電源:57µA 電流 - 輸出 / 通道:30mA 電壓 - 電源,單路/雙路(±):3 V ~ 16 V,±1.5 V ~ 8 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:14-SOIC(0.154",3.90mm 寬) 供應商設備封裝:14-SOIC 包裝:管件 產(chǎn)品目錄頁面:865 (CN2011-ZH PDF) 其它名稱:296-1834296-1834-5
AD8028WARMZ-R7 功能描述:Voltage Feedback Amplifier 2 Circuit Rail-to-Rail 10-MSOP 制造商:analog devices inc. 系列:- 包裝:剪切帶(CT) 零件狀態(tài):有效 放大器類型:電壓反饋 電路數(shù):2 輸出類型:滿擺幅 壓擺率:100 V/μs 增益帶寬積:- -3db 帶寬:190MHz 電流 - 輸入偏置:4μA 電壓 - 輸入失調(diào):200μV 電流 - 電源:6.5mA 電流 - 輸出/通道:120mA 電壓 - 電源,單/雙(±):2.7 V ~ 12 V,±1.35 V ~ 6 V 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應商器件封裝:10-MSOP 標準包裝:1
AD8029 制造商:AD 制造商全稱:Analog Devices 功能描述:Low Power, High Speed Rail-to-Rail Input/Output Amplifier