<rt id="atigl"><source id="atigl"></source></rt>

    <b id="atigl"></b>
    <li id="atigl"></li>
    參數(shù)資料
    型號: AD9116-DPG2-EBZ
    廠商: Analog Devices Inc
    文件頁數(shù): 36/52頁
    文件大?。?/td> 0K
    描述: IC DAC DUAL 12BIT LO PWR 40LFCSP
    標(biāo)準(zhǔn)包裝: 1
    系列: TxDAC®
    DAC 的數(shù)量: 2
    位數(shù): 12
    采樣率(每秒): 125M
    數(shù)據(jù)接口: 串行
    DAC 型: 電流
    工作溫度: -40°C ~ 85°C
    已供物品:
    已用 IC / 零件: AD9116
    Data Sheet
    AD9114/AD9115/AD9116/AD9117
    Rev. C | Page 41 of 52
    3
    2
    1
    0
    D-FF
    4
    D-FF
    OR
    DCLKIO-INT
    CLKIN-INT
    DB[n:0]
    (INPUT)
    TO DAC CORE
    IOUT
    DE
    L
    AY
    1
    DELAY2
    DE
    L
    AY
    1
    R
    E
    T
    IM
    E
    R-
    CL
    K
    IE
    OE
    DCLKIO
    (INPUT/OUTPUT)
    CLKIN
    (INPUT)
    NOTES
    D-FFs:
    0: RISING OR FALLING EDGE
    TRIGGERED FOR I OR Q DATA.
    1, 2, 3, 4: RISING EDGE TRIGGERED.
    RETIMER-CLK
    07
    46
    6-
    05
    6
    NOTES:
    1. DB[n:0], WHERE n IS 7 FOR THE AD9114, 9 FOR THE AD9115, 11 FOR THE AD9116, AND 13 FOR THE AD9117.
    Figure 94. Simplified Diagram of AD9114/AD9115/AD9116/AD9117 Timing
    DIGITAL DATA LATCHING AND RETIMER SECTION
    The AD9114/AD9115/AD9116/AD9117 have two clock inputs,
    DCLKIO and CLKIN. The CLKIN is the analog clock whose
    jitter affects DAC performance, and the DCLKIO is a digital clock
    from an FPGA that needs to have a fixed relationship with the
    input data to ensure that the data is sampled correctly by the
    flip-flops on the pads.
    Figure 94 is a simplified diagram of the entire data capture
    system in the AD9114/AD9115/AD9116/AD9117. The double
    data rate input data (DB[n:0], where n is 7 for the AD9114, is 9
    for the AD9115, is 11 for the AD9116, and 13 for the AD9117) is
    latched at the pads/pins either on the rising edge or the falling edge
    of the DCLKIO-INT clock, as determined by IRISING, Bit 4 of
    SPI Address 0x02. Bit 5 of SPI Address 0x02, IFIRST, determines
    which channel data is latched first (that is, I or Q). The captured
    data is then retimed to the internal clock (CLKIN-INT) in the
    retimer block before being sent to the final analog DAC core
    (D-FF 4), which controls the current steering output switches. All
    delay blocks depicted in Figure 94 are non-inverting, and any wires
    without an explicit delay block can be assumed to have no delay.
    Only one channel is shown in Figure 94 with the data pads
    (DB[n:0], where n is 7 for the AD9114, is 9 for the AD9115, is
    11 for the AD9116, and 13 for the AD9117) serving as double
    data rate pads for both channels.
    The default PINMD and SPI settings are IE = high (closed) and
    OE = low (open). These settings are enabled when RESET/PINMD
    (Pin 35) is held high. In this mode, the user has to supply both
    DCLKIO and CLKIN. In PINMD, it is also recommended that the
    DCLKIO and the CLKIN be in phase for proper functioning of
    the DAC, which can easily be ensured by tying the pins together
    on the PCB. If the user can access the SPI, setting Bit 2 of SPI
    Address 0x02, DCI_EN, to logic low causes the CLKIN to be
    used as the DCLKIO also.
    Setting Bit 1 or Bit 0 of SPI Address 0x02, DCOSGL or DCODBL,
    to logic high allows the user to get a DCLKIO output from the
    CLKIN input for use in the user’s PCB system.
    It is strongly recommended that DCI_EN = DCOSGL = high,
    or DCI_EN = DCODBL = high not be used, even though the
    device may appear to function correctly. Similarly, DCOSGL
    and DCODBL should not be set to logic high simultaneously.
    Retimer
    The AD9114/AD9115/AD9116/AD9117 have an internal data
    retimer circuit that compares the CLKIN-INT and DCLKIO-INT
    clocks and, depending on their phase relationship, selects a
    retimer clock (RETIMER-CLK) to safely transfer data from the
    DCLKIO used at the chip’s input interface to the CLKIN used to
    clock the analog DAC cores (D-FF 4).
    The retimer selects one of the three phases shown in Figure 95.
    The retimer is controlled by the CLKMODE SPI bits as is
    shown in Table 15.
    1/2 PERIOD
    1/4 PERIOD
    1/2 PERIOD
    DATA
    CLOCK
    RETIMER-CLKs
    180°
    90°
    270°
    07
    46
    6-
    0
    57
    Figure 95. RETIMER-CLK Phases
    Note that, in most cases, more than one retimer phase works
    and, in such cases, the retimer arbitrarily picks one phase that
    works. The retimer cannot pick the best or safest phase. If the
    user has a working knowledge of the exact phase relationship
    between DCLKIO and CLKIN (and thus DCLKIO-INT and
    CLKIN-INT because the delay is approximately the same for
    both clocks and equal to DELAY1), then the retimer can be
    forced to this phase with CLKMODEN = 1, as described in
    Table 15 and the following paragraphs.
    相關(guān)PDF資料
    PDF描述
    VE-B4X-EY CONVERTER MOD DC/DC 5.2V 50W
    AD9117-DPG2-EBZ IC DAC DUAL 14BIT LO PWR 40LFCSP
    AD9114-DPG2-EBZ IC DAC DUAL 8BIT LO PWR 40LFCSP
    AD9115-DPG2-EBZ IC DAC DUAL 10BIT LO PWR 40LFCSP
    0210490184 CABLE JUMPER 1.25MM .229M 12POS
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    AD9116-EBZ 制造商:Analog Devices 功能描述:DUAL 12 BIT LOW POWER CONVERTER - Boxed Product (Development Kits)
    AD9117 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual, 8-/10-/12-/14-Bit Low Power Digital-to-Analog Converters
    AD9117BCPZ 功能描述:IC DAC DUAL 14BIT LO PWR 40LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:TxDAC® 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 設(shè)置時間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁面:1398 (CN2011-ZH PDF)
    AD9117BCPZN 功能描述:數(shù)模轉(zhuǎn)換器- DAC Dual 14B Low Power D-A Converter RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
    AD9117BCPZNRL7 功能描述:數(shù)模轉(zhuǎn)換器- DAC Dual Low Pwr 14-Bit RoHS:否 制造商:Analog Devices 轉(zhuǎn)換器數(shù)量:4 DAC 輸出端數(shù)量:4 轉(zhuǎn)換速率: 分辨率:12 bit 接口類型:Serial (I2C) 穩(wěn)定時間: 最大工作溫度:+ 105 C 安裝風(fēng)格: 封裝 / 箱體:TSSOP 封裝:Reel