VREF ± V
參數(shù)資料
型號(hào): ADCMP562BRQZ-RL7
廠商: Analog Devices Inc
文件頁(yè)數(shù): 2/16頁(yè)
文件大?。?/td> 0K
描述: IC COMPARATOR PECL DUAL 20QSOP
標(biāo)準(zhǔn)包裝: 1,000
類型: 通用
元件數(shù): 2
輸出類型: 補(bǔ)充型,PECL
電壓 - 電源,單路/雙路(±): ±4.75 V ~ 5.25 V
電壓 - 輸入偏移(最小值): 2mV @ -5.2V,5V
電流 - 輸入偏壓(最小值): 3µA @ -5.2V,5V
電流 - 輸出(標(biāo)準(zhǔn)): 30mA
電流 - 靜態(tài)(最大值): 5mA,28mA,13mA
CMRR, PSRR(標(biāo)準(zhǔn)): 80dB CMRR,85dB PSRR
傳輸延遲(最大): 0.83ns
磁滯: ±1mV
工作溫度: -40°C ~ 85°C
封裝/外殼: 20-SSOP(0.154",3.90mm 寬)
安裝類型: 表面貼裝
包裝: 帶卷 (TR)
ADCMP561/ADCMP562
Rev. A | Page 10 of 16
TIMING INFORMATION
50%
VREF ± VOS
50%
DIFFERENTIAL
INPUT VOLTAGE
LATCH ENABLE
Q OUTPUT
LATCH ENABLE
tH
tPDL
tPDH
tPLOH
tPLOL
tR
tF
VIN
VOD
tS
tPL
04687-0-004
Figure 18. System Timing Diagram
Figure 18 shows the compare and latch features of the ADCMP561/ADCMP562. Table 4 describes the terms in the diagram.
Table 4. Timing Descriptions
Symbol
Timing
Description
tPDH
Input to Output High Delay
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output low-to-high transition.
tPDL
Input to Output Low Delay
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output high-to-low transition.
tPLOH
Latch Enable to Output High Delay
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output low-to-high transition.
tPLOL
Latch Enable to Output Low Delay
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output high-to-low transition.
tH
Minimum Hold Time
Minimum time after the negative transition of the latch enable signal that the input signal
must remain unchanged to be acquired and held at the outputs.
tPL
Minimum Latch Enable Pulse Width
Minimum time the latch enable signal must be high to acquire an input signal change.
tS
Minimum Setup Time
Minimum time before the negative transition of the latch enable signal that an input
signal change must be present to be acquired and held at the outputs.
tR
Output Rise Time
Amount of time required to transition from a low to a high output as measured at the
20% and 80% points.
tF
Output Fall Time
Amount of time required to transition from a high to a low output as measured at the
20% and 80% points.
VOD
Voltage Overdrive
Difference between the differential input and reference input voltages.
相關(guān)PDF資料
PDF描述
LTC2309CUF#PBF IC ADC 12BIT SAR 24-QFN
LTC1445IN#PBF IC COMP W/REF LOWPWR QUAD 16-DIP
LT1720CS8#TRPBF IC COMP R-RINOUT DUAL 8-SOIC
AD7780BRUZ IC ADC 24BIT 1CH LP SD 16TSSOP
LTC1445IS IC COMP W/REF LOWPWR QUAD 16SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADCMP563 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual High Speed ECL Comparators
ADCMP563_05 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual, High Speed ECL Comparators
ADCMP563BCP-R2 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
ADCMP563BCP-RL7 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
ADCMP563BCP-WP 制造商:Analog Devices 功能描述: