參數(shù)資料
型號: ADF4208BRUZ-R7
廠商: Analog Devices Inc
文件頁數(shù): 15/24頁
文件大?。?/td> 0K
描述: IC PLL FREQ SYNTHESIZER 20TSSOP
標(biāo)準(zhǔn)包裝: 1,000
類型: 時鐘/頻率合成器,RF
PLL:
輸入: CMOS,TTL
輸出: 時鐘
電路數(shù): 1
比率 - 輸入:輸出: 3:1
差分 - 輸入:輸出: 是/無
頻率 - 最大: 2GHz
除法器/乘法器: 無/無
電源電壓: 2.7 V ~ 5.5 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 20-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 20-TSSOP
包裝: 帶卷 (TR)
ADF4206/ADF4208
Rev. A | Page 22 of 24
INTERFACING
The ADF420x family has a simple SPI-compatible serial inter-
face for writing to the device. CLK, DATA, and LE control the
data transfer. When LE goes high, the 22 bits clocked into the
input register on each rising edge of CLK transfers to the
appropriate latch. See Figure 2 for the timing diagram and
Table 5 for the latch truth table.
The maximum allowable serial clock rate is 20 MHz. This
means that the maximum update rate possible for the device is
909 kHz or one update every 1.1 ms. This is more than adequate
for systems that have typical lock times in hundreds of
microseconds.
ADuC812 INTERFACE
Figure 34 shows the interface between the ADF420x family and
the ADuC812 microconverter. Because the ADuC812 is based
on an 8051 core, this interface can be used with any 8051-based
microcontroller. The microconverter is set up for SPI master
mode with CPHA = 0. To initiate the operation, the I/O port
driving LE is brought low. Each latch of the ADF420x family
needs a 22-bit word. This is accomplished by writing three 8-bit
bytes from the microconverter to the device. When the third
byte has been written, the LE input should be brought high to
complete the transfer.
On first applying power to the ADF420x family, it requires four
writes (one each to the R counter latch and the AB counter latch
for both RF1 and RF2 sides) for the output to become active.
When operating in the mode described, the maximum
SCLOCK rate of the ADuC812 is 4 MHz. This means that the
maximum rate at which the output frequency can be changed
will be about 180 kHz.
SCLOCK
MOSI
I/O PORTS
ADuC812
CLK
DATA
LE
MUXOUT
(LOCK DETECT)
ADF4206/
ADF4208
0
103
6-
0
37
Figure 34. ADuC812 to ADF420x Family Interface
ADSP-2181 INTERFACE
Figure 35 shows the interface between the ADF420x family and
the ADSP-21xx digital signal processor. The ADF420x family
needs a 22-bit serial word for each latch write. The easiest way
to accomplish this using the ADSP21-xx family is to use the
autobuffered transmit mode of operation with alternate
framing. This provides a means for transmitting an entire block
of serial data before an interrupt is generated. Set up the word
length for eight bits and use three memory locations for each
22-bit word. To program each 22-bit latch, store the three 8-bit
bytes, enable the autobuffered mode and then write to the
transmit register of the DSP. This last operation initiates the
autobuffer transfer.
SCLK
DT
I/O FLAG
ADSP-21xx
CLK
DATA
LE
MUXOUT
(LOCK DETECT)
ADF4206/
ADF4208
TFS
0
103
6-
0
38
Figure 35. ADSP-21xx to ADF420x Family Interface
相關(guān)PDF資料
PDF描述
MS27505E25F35PB CONN RCPT 128POS BOX MNT W/PINS
ADF4106BCPZ-RL IC PLL FREQ SYNTHESIZER 20LFCSP
VI-21F-MW-S CONVERTER MOD DC/DC 72V 100W
MS3116F22-41PW CONN PLUG 41POS STRAIGHT W/PINS
ADF4106BRUZ-RL IC PLL FREQ SYNTHESIZER 16TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADF4208BRUZ-RL 功能描述:IC PLL FREQ SYNTHESIZER 20TSSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
ADF4210 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual RF/IF PLL Frequency Synthesizers
ADF4210BCP 制造商:Rochester Electronics LLC 功能描述:- Bulk
ADF4210BRU 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Analog Devices 功能描述:
ADF4211 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual RF/IF PLL Frequency Synthesizers