參數(shù)資料
型號: ADS774KU
英文描述: Microprocessor-Compatible Sampling CMOS ANALOG-to-DIGITAL CONVERTER
中文描述: 微處理器兼容采樣CMOS模擬數(shù)字轉(zhuǎn)換器
文件頁數(shù): 7/13頁
文件大?。?/td> 413K
代理商: ADS774KU
ADS774
7
presented as 12-bit words. The stand-alone mode is used in
systems containing dedicated input ports which do not
require full bus interface capability.
Conversion is initiated by a HIGH-to-LOW transition of
R/C. The three-state data output buffers are enabled when
R/C is HIGH and STATUS is LOW. Thus, there are two
possible modes of operation; data can be read with either a
positive pulse on R/C, or a negative pulse on STATUS. In
either case the R/C pulse must remain LOW for a minimum
of 25ns.
Figure 3 illustrates timing with an R/C pulse which goes
LOW and returns HIGH during the conversion. In this case,
the three-state outputs go to the high-impedance state in
response to the falling edge of R/C and are enabled for
external access of the data after completion of the conver-
sion.
Figure 4 illustrates the timing when a positive R/C pulse is
used. In this mode the output data from the previous conver-
sion is enabled during the time R/C is HIGH. A new
conversion is started on the falling edge of R/C, and the
three-state outputs return to the high-impedance state until
the next occurrence of a HIGH R/C pulse. Timing specifica-
tions for stand-alone operation are listed in Table IV.
FULLY CONTROLLED OPERATION
Conversion Length
Conversion length (8-bit or 12-bit) is determined by the state
of the A
0
input, which is latched upon receipt of a conver-
sion start transition (described below). If A
0
is latched
HIGH, the conversion continues for 8 bits. The full 12-bit
conversion will occur if A
0
is LOW. If all 12 bits are read
FIGURE 2. Basic
±
10V Operation.
following an 8-bit conversion, the 4LSBs (DB0-DB3) will
be LOW (logic 0). A
0
is latched because it is also involved
in enabling the output buffers. No other control inputs are
latched.
CONVERSION START
The converter initiates a conversion based on a transition
occurring on any of three logic inputs (CE, CS, and R/C) as
shown in Table III. Conversion is initiated by the last of the
three to reach the required state and thus all three may be
dynamically controlled. If necessary, all three may change
state simultaneously, and the nominal delay time is the same
regardless of which input actually starts the conversion. If it
is desired that a particular input establish the actual start of
conversion, the other two should be stable a minimum of
50ns prior to the transition of the critical input. Timing
relationships for start of conversion timing are illustrated in
Figure 5. The specifications for timing are contained in
Table V.
The STATUS output indicates the current state of the con-
verter by being in a high state only during conversion.
During this time the three state output buffers remain in a
high-impedance state, and therefore data cannot be read
during conversion. During this period additional transitions
of the three digital inputs which control conversion will be
ignored, so that conversion cannot be prematurely termi-
nated or restarted. However, if A
0
changes state after the
beginning of conversion, any additional start conversion
transition will latch the new state of A
0
, possibly resulting in
an incorrect conversion length (8 bits vs 12 bits) for that
conversion.
DB11 (MSB)
DB10
DB9
DB8
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0 (LSB)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Status
Output
Convert Command
ADS774
+5V
10μF
(1)
NC*
50
50
+5V
Leave Unconnected
*Not internally connected
NOTE: (1) Connect to GND or V
for
Emulation Mode. Connect to +5V for
Control Mode.
±10V
Analog
Input
相關(guān)PDF資料
PDF描述
ADS774JU Microprocessor-Compatible Sampling CMOS ANALOG-to-DIGITAL CONVERTER
ADS7800 12-Bit 3ms Sampling ANALOG-TO-DIGITAL CONVERTER
ADS7800KP Bus LVDS 2x2 Crosspoint/Repeater
ADS7800AH 12-Bit 3ms Sampling ANALOG-TO-DIGITAL CONVERTER
ADS7800BH 12-Bit 3ms Sampling ANALOG-TO-DIGITAL CONVERTER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADS774KU/1K 功能描述:模數(shù)轉(zhuǎn)換器 - ADC Mcrprcsr-Compatible Sampling CMOS RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
ADS774KU/1KE4 功能描述:模數(shù)轉(zhuǎn)換器 - ADC Mcrprcsr-Compatible Sampling CMOS RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
ADS774KU/1KG4 功能描述:IC ADC 12BIT 117KHZ 28-SOIC 制造商:texas instruments 系列:- 包裝:帶卷(TR) 零件狀態(tài):在售 位數(shù):12 采樣率(每秒):125k 輸入數(shù):1 輸入類型:單端 數(shù)據(jù)接口:并聯(lián) 配置:S/H-ADC 無線電 - S/H:ADC:1:1 A/D 轉(zhuǎn)換器數(shù):1 架構(gòu):SAR 參考類型:外部, 內(nèi)部 電壓 - 電源,模擬:5V,-16.5 V ~ 5.5 電壓 - 電源,數(shù)字:5V 特性:- 工作溫度:-40°C ~ 85°C 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商器件封裝:28-SOIC 基本零件編號:ADS774 標(biāo)準(zhǔn)包裝:1,000
ADS774KUE4 功能描述:模數(shù)轉(zhuǎn)換器 - ADC Mcrprcsr-Compatible Sampling CMOS RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
ADS774KUG4 功能描述:IC ADC 12BIT 117KHZ 28-SOIC 制造商:texas instruments 系列:- 包裝:管件 零件狀態(tài):在售 位數(shù):12 采樣率(每秒):125k 輸入數(shù):1 輸入類型:單端 數(shù)據(jù)接口:并聯(lián) 配置:S/H-ADC 無線電 - S/H:ADC:1:1 A/D 轉(zhuǎn)換器數(shù):1 架構(gòu):SAR 參考類型:外部, 內(nèi)部 電壓 - 電源,模擬:5V,-16.5 V ~ 5.5 電壓 - 電源,數(shù)字:5V 特性:- 工作溫度:-40°C ~ 85°C 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商器件封裝:28-SOIC 基本零件編號:ADS774 標(biāo)準(zhǔn)包裝:20