<small id="a7clx"><noframes id="a7clx">
<kbd id="a7clx"></kbd><kbd id="a7clx"><sub id="a7clx"><tfoot id="a7clx"></tfoot></sub></kbd><nobr id="a7clx"><ul id="a7clx"></ul></nobr>
<table id="a7clx"><video id="a7clx"><table id="a7clx"></table></video></table>
  • <ins id="a7clx"></ins>
    參數(shù)資料
    型號(hào): AM29DL800BB70SD
    廠商: Advanced Micro Devices, Inc.
    英文描述: 8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
    中文描述: 8兆位(1 M中的x 8-Bit/512畝x 16位),3.0伏的CMOS只,同時(shí)作業(yè)快閃記憶體
    文件頁(yè)數(shù): 23/46頁(yè)
    文件大?。?/td> 725K
    代理商: AM29DL800BB70SD
    December 4, 2006 21519C4
    Am29DL800B
    21
    D A T A S H E E T
    WRITE OPERATION STATUS
    The device provides several bits to determine the sta-
    tus of a write operation in the bank where a program or
    erase operation is in progress: DQ2, DQ3, DQ5, DQ6,
    DQ7, and RY/BY#. Table 6 and the following subsec-
    tions describe the function of these bits. DQ7, RY/BY#,
    and DQ6 each offer a method for determining whether
    a program or erase operation is complete or in
    progress. These three bits are discussed first.
    DQ7: Data# Polling
    The Data# Polling bit, DQ7, indicates to the host sys-
    tem whether an Embedded Program or Erase
    algorithm is in progress or completed, or whether a
    bank is in Erase Suspend. Data# Polling is valid after
    the rising edge of the final WE# pulse in the command
    sequence.
    During the Embedded Program algorithm, the device
    outputs on DQ7 the complement of the datum pro-
    grammed to DQ7. This DQ7 status also applies to
    programming during Erase Suspend. When the Em-
    bedded Program algorithm is complete, the device
    outputs the datum programmed to DQ7. The system
    must provide the program address to read valid status
    information on DQ7. If a program address falls within a
    protected sector, Data# Polling on DQ7 is active for ap-
    proximately 1 μs, then that bank returns to reading
    array data.
    During the Embedded Erase algorithm, Data# Polling
    produces a “0” on DQ7. When the Embedded Erase al-
    gorithm is complete, or if the bank enters the Erase
    Suspend mode, Data# Polling produces a “1” on DQ7.
    The system must provide an address within any of the
    sectors selected for erasure to read valid status infor-
    mation on DQ7.
    After an erase command sequence is written, if all sec-
    tors selected for erasing are protected, Data# Polling
    on DQ7 is active for approximately 100 μs, then the
    bank returns to reading array data. If not all selected
    sectors are protected, the Embedded Erase algorithm
    erases the unprotected sectors, and ignores the se-
    lected sectors that are protected. However, if the
    system reads DQ7 at an address within a protected
    sector, the status may not be valid.
    Just prior to the completion of an Embedded Program
    or Erase operation, DQ7 may change asynchronously
    with DQ0–DQ6 while Output Enable (OE#) is asserted
    low. That is, the device may change from providing sta-
    tus information to valid data on DQ7. Depending on
    when the system samples the DQ7 output, it may read
    the status or valid data. Even if the device has com-
    pleted the program or erase operation and DQ7 has
    valid data, the data outputs on DQ0–DQ6 may be still
    invalid. Valid data on DQ0–DQ7 will appear on succes-
    sive read cycles.
    Table 6 shows the outputs for Data# Polling on DQ7.
    Figure 5 shows the Data# Polling algorithm. Figure 20
    in the AC Characteristics section shows the Data# Poll-
    ing timing diagram.
    Notes:
    1. VA = Valid address for programming. During a sector
    erase operation, a valid address is any sector address
    within the sector being erased. During chip erase, a valid
    address is any non-protected sector address.
    2. DQ7 should be rechecked even if DQ5 = “1” because
    DQ7 may change simultaneously with DQ5.
    Figure 5. Data# Polling Algorithm
    DQ7 = Data
    Yes
    No
    No
    DQ5 = 1
    No
    Yes
    Yes
    FAIL
    PASS
    Read DQ7–DQ0
    Addr = VA
    Read DQ7–DQ0
    Addr = VA
    DQ7 = Data
    START
    相關(guān)PDF資料
    PDF描述
    AM29DL800BB70SF 8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
    AM29DL800BB70SK 8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
    AM29DL800BB70WBD 8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
    AM29DL800BB70WBF 8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
    AM29DL800BB70WBK 8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    AM29DL800BB-70SI 制造商:Spansion 功能描述:FLASH PARALLEL 3V/3.3V 8MBIT 1MX8/512KX16 70NS 44SOIC - Trays
    AM29DL800BB-90EI 制造商:Spansion 功能描述:NOR Flash Parallel 3V/3.3V 8Mbit 1M/512K x 8bit/16bit 90ns 48-Pin TSOP
    AM29DL800BT-120EC 制造商:Spansion 功能描述:SPZAM29DL800BT-120EC TB 120n EOL160610
    AM29DL800BT-120WBC 制造商:Advanced Micro Devices 功能描述:
    AM29DL800BT-90FC 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Advanced Micro Devices 功能描述: 制造商:AMD 功能描述: