
15
Voltage Regulators
AN8018SA
I
Application Notes (continued)
[5] About logic of PWM block
The logic for channel 1 and channel 2 of this IC is reversed. Thereby an input current flatness is realized. At the
same time, noise can be suppressed to a lower level by staggering the turn on timing.
The PWM1 block turns on the output transistor during the period when the triangular wave of the OSC terminal
(pin 1) is lower than both of the FB1 (pin 5) terminal voltage and the DT1 (pin 6) terminal voltage.
The PWM2 block turns on the output transistor during the period when the triangular wave of OSC terminal
(pin 1) is higher than both of the FB2 (pin 13) terminal voltage and the DT2 (pin 12) terminal voltage.
(Refer to figure 4.)
FB1
FB2
OSC
Channel 1
Switching transistor
emitter current I
E1
Channel 2
Switching transistor
collector current I
C2
I
E1
+
I
C2
Out1
(Open-collector output)
Out2
(Totem pole output)
V
IN
I
C2
SBD
+
I
E1
SBD
O
1
O
Figure 4. PWM logic explanation chart
DT1 and DT2
are omitted