ProASICPLUS Flash Family FPGAs v5.9 2-29 Logic-Tile Contributio" />
參數(shù)資料
型號: APA1000-CQ208B
廠商: Microsemi SoC
文件頁數(shù): 112/178頁
文件大?。?/td> 0K
描述: IC FPGA PROASIC+ 1M 208-CQFP
標準包裝: 1
系列: ProASICPLUS
RAM 位總計: 202752
輸入/輸出數(shù): 158
門數(shù): 1000000
電源電壓: 2.3 V ~ 2.7 V
安裝類型: 表面貼裝
封裝/外殼: 208-BFCQFP,帶拉桿
供應商設備封裝: 208-CQFP(75x75)
ProASICPLUS Flash Family FPGAs
v5.9
2-29
Logic-Tile Contribution—Plogic
Plogic, the logic-tile component of AC power dissipation, is given by
Plogic = P3 * mc * Fs
where:
I/O Output Buffer Contribution—Poutputs
Poutputs, the I/O component of AC power dissipation, is given by
Poutputs = (P4 + (Cload * VDDP
2)) * p * Fp
where:
I/O Input Buffer's Buffer Contribution—Pinputs
The input’s component of AC power dissipation is given by
Pinputs = P8 * q * Fq
where:
PLL Contribution—Ppll
Ppll = P9 * Npll
where:
RAM Contribution—Pmemory
Finally, Pmemory, the memory component of AC power consumption, is given by
Pmemory = P6 * Nmemory * Fmemory * Ememory
where:
P3
=
1.4
μW/MHz is the average power consumption of a logic tile per MHz of its output toggling rate. The
maximum output toggling rate is Fs/2.
mc
=
the number of logic tiles switching during each Fs cycle
Fs
=
the clock frequency
P4
=
326
μW/MHz is the intrinsic power consumption of an output pad normalized per MHz of the output
frequency. This is the total I/O current VDDP.
Cload =
the output load
p
=
the number of outputs
Fp
=
the average output frequency
P8
=
29
μW/MHz is the intrinsic power consumption of an input pad normalized per MHz of the input
frequency.
q
=
the number of inputs
Fq
=
the average input frequency
P9
=
7.5 mW. This value has been estimated at maximum PLL clock frequency.
NPll
=
number of PLLs used
P6
=
175 W/MHz is the average power consumption of a memory block per MHz of the clock
Nmemory
=
the number of RAM/FIFO blocks
(1 block = 256 words * 9 bits)
Fmemory
=
the clock frequency of the memory
Ememory
=
the average number of active blocks divided by the total number of blocks (N) of the memory.
Typical values for Ememory would be 1/4 for a 1k x 8,9,16, 32 memory and 1/16 for a 4kx8,
9, 16, and 32 memory configuration
In addition, an application-dependent component to Ememory can be considered. For
example, for a 1kx8 memory configuration using only 1 cycle out of 2, Ememory = 1/4*1/2 = 1/8
相關PDF資料
PDF描述
ABB95DHHD CONN EDGECARD 190PS .050 DIP SLD
ABB50DHAT CONN EDGECARD 100PS R/A .050 SLD
EP4SE820F43I4N IC STRATIX IV FPGA 820K 1760FBGA
AMM28DRYN-S13 CONN EDGECARD 56POS .156 EXTEND
EP4SE820F43C3N IC STRATIX IV FPGA 820K 1760FBGA
相關代理商/技術參數(shù)
參數(shù)描述
APA1000-CQ208M 制造商:Microsemi Corporation 功能描述:FPGA ProASICPLUS Family 1M Gates 180MHz 0.22um Technology 2.5V 208-Pin CQFP 制造商:Microsemi Corporation 功能描述:FPGA PROASICPLUS 1M GATES 180MHZ 0.22UM 2.5V 208CQFP - Trays
APA1000-CQ352B 功能描述:IC FPGA PROASIC+ 1M 352-CQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASICPLUS 標準包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計:2138112 輸入/輸出數(shù):358 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應商設備封裝:676-FBGA(27x27)
APA1000-CQ352M 制造商:Microsemi Corporation 功能描述:FPGA ProASICPLUS Family 1M Gates 180MHz 0.22um Technology 2.5V 352-Pin CQFP 制造商:Microsemi Corporation 功能描述:FPGA PROASICPLUS 1M GATES 180MHZ 0.22UM 2.5V 352CQFP - Trays
APA1000-CQB 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA1000-CQES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs