ProASICPLUS Flash Family FPGAs 2- 60 v5.9 Synchronous SRAM Write Note: The pl" />
參數(shù)資料
型號: APA450-BGG456I
廠商: Microsemi SoC
文件頁數(shù): 147/178頁
文件大小: 0K
描述: IC FPGA PROASIC+ 450K 456-PBGA
標準包裝: 24
系列: ProASICPLUS
RAM 位總計: 110592
輸入/輸出數(shù): 344
門數(shù): 450000
電源電壓: 2.3 V ~ 2.7 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 85°C
封裝/外殼: 456-BBGA
供應(yīng)商設(shè)備封裝: 456-PBGA(35x35)
ProASICPLUS Flash Family FPGAs
2- 60
v5.9
Synchronous SRAM Write
Note: The plot shows the normal operation status.
Figure 2-33 Synchronous SRAM Write
Table 2-57 TJ = 0°C to 110°C; VDD = 2.3 V to 2.7 V for Commercial/Industrial
TJ = –55°C to 150°C, VDD = 2.3 V to 2.7 V for Military/MIL-STD-883
Symbol txxx
Description
Min.
Max.
Units
Notes
CCYC
Cycle time
7.5
ns
CMH
Clock high phase
3.0
ns
CML
Clock low phase
3.0
ns
DCH
DI hold from WCLKS
0.5
ns
DCS
DI setup to WCLKS
1.0
ns
WACH
WADDR hold from WCLKS
0.5
ns
WDCS
WADDR setup to WCLKS
1.0
ns
WPCA
New WPE access from WCLKS
3.0
ns
WPE is invalid while
PARGEN is active
WPCH
Old WPE valid from WCLKS
0.5
ns
WRCH, WBCH WRB & WBLKB hold from WCLKS
0.5
ns
WRCS, WBCS
WRB & WBLKB setup to WCLKS
1.0
ns
Note: On simultaneous read and write accesses to the same location, DI is output to DO.
WCLKS
WPE
WADDR, DI
WRB, WBLKB
Cycle Start
tWRCH, tWBCH
tWRCS, tWBCS
tDCS, tWDCS
tWPCH
tDCH, tWACH
tWPCA
tCMH
tCML
tCCYC
相關(guān)PDF資料
PDF描述
A54SX72A-1PQG208I IC FPGA SX-A 108K 208-PQFP
A54SX72A-1PQ208I IC FPGA SX-A 108K 208-PQFP
A54SX72A-2PQ208 IC FPGA SX-A 108K 208-PQFP
A54SX72A-2PQG208 IC FPGA SX-A 108K 208-PQFP
10320-A200-00 CONN JUNCTION SHELL 20POS STRGT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
APA450-BGGB 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA450-BGGES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA450-BGGI 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA450-BGGM 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA450-BGGPP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs