參數(shù)資料
型號: CY2SSTV855ZXCT
廠商: Silicon Laboratories Inc
文件頁數(shù): 2/6頁
文件大小: 0K
描述: IC PLL BUF/DRIV I2C 1:5 28TSSOP
標準包裝: 2,000
系列: *
類型: *
PLL: *
主要目的: *
輸入: *
輸出: *
電路數(shù): *
比率 - 輸入:輸出: *
差分 - 輸入:輸出: *
頻率 - 最大: *
電源電壓: *
工作溫度: *
安裝類型: *
封裝/外殼: *
供應商設備封裝: *
包裝: *
CY2SSTV855
......................... Document #: 38-07459 Rev. *F Page 2 of 6
Zero-delay Buffer
When used as a zero-delay buffer the CY2SSTV855 will likely
be in a nested clock tree application. For these applications
the CY2SSTV855 offers a differential clock input pair as a PLL
reference. The CY2SSTV855 then can lock onto the reference
and translate with near zero delay to low-skew outputs. For
normal operation, the external feedback differential input,
FBINT/C, is connected to the feedback output, FBOUTT/C. By
connecting the feedback output to the feedback input the
propagation delay through the device is eliminated. The PLL
works to align the output edge with the input reference edge
thus producing a near zero delay. The reference frequency
affects the static phase offset of the PLL and thus the relative
delay between the inputs and outputs.
When AVDD is strapped LOW, the PLL is turned off and
bypassed for test purposes.
Pin Definition[1, 2]
Pin
Name
I/O
Description
6CLKINT
I
True Clock Input. Low Voltage Differential True Clock Input.
7CLKINC
I
Complementary Clock Input. Low Voltage Differential Complementary Clock Input.
22
FBINC
I
Feedback Complementary Clock Input. Differential Input Connect to FBOUTC for
accessing the PLL.
23
FBINT
I
Feedback True Clock Input. Differential Input Connect to FBOUTT for accessing the
PLL.
3,12,17,26
YT(0:3)
O
True Clock Outputs. Differential Outputs.
2,13,16,27
YC(0:3)
O
Complementary Clock Outputs. Differential Outputs.
19
FBOUTT
O
Feedback True Clock Output. Differential Outputs. Connect to FBINT for normal
operation. A bypass delay capacitor at this output will control Input Reference/Output
Clocks phase relationships.
20
FBOUTC
O
Feedback Complementary Clock Output. Differential Outputs. Connect to FBINC for
normal operation. A bypass delay capacitor at this output will control Input
Reference/Output Clocks phase relationships.
24
PWRDWN
I
Control input to turn device in the power-down mode.
4,8,11,18,21,25
VDDQ
2.5V Power Supply for Output Clock Buffers.2.5V Nominal.
9AVDD
2.5V Power Supply for PLL. 2.5V Nominal.
1,5,14,15,28
GND
Ground
10
AGND
Analog Ground. 2.5V Analog Ground.
Function Table
Inputs
Outputs
PLL
AVDD
PWRDWN
CLKINT
CLKINC
YT(0:3)
YC(0:3)
FBOUTT
FBOUTC
GND
H
L
H
L
H
L
H
BYPASSED/OFF
GND
H
L
H
L
H
L
BYPASSED/OFF
2.5V
H
L
H
L
H
L
H
On
2.5V
H
L
H
L
H
L
On
2.5V
X
< 20 MHz
Hi-Z
Off
Notes:
1. PU = internal pull-up.
2. A bypass capacitor (0.1
F) should be placed as close as possible to each positive power pin (< 0.2”). If these bypass capacitors are not close to the pins their
high frequency filtering characteristic will be cancelled by the lead inductance of the traces.
相關PDF資料
PDF描述
V150B48H250BG3 CONVERTER MOD DC/DC 48V 250W
V150B48H250BF2 CONVERTER MOD DC/DC 48V 250W
SL28541BZCT IC CLOCK CK505 MOBILE 64TSSOP
V150B48H250B2 CONVERTER MOD DC/DC 48V 250W
CY28548ZXCT IC CLK CK505 960M/965M 64TSSOP
相關代理商/技術參數(shù)
參數(shù)描述
CY2SSTV855ZXI 功能描述:時鐘緩沖器 DDR1 Clock PLL RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
CY2SSTV855ZXIT 功能描述:時鐘緩沖器 DDR1 Clock PLL RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
CY2SSTV857 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Differential Clock Buffer/Driver DDR333/PC2700-Compliant
CY2SSTV857-27 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Clocks and Buffers
CY2SSTV857-32 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Differential Clock Buffer/Driver DDR400/PC3200-Compliant