參數(shù)資料
型號: CY2SSTV857ZXI-32T
廠商: Silicon Laboratories Inc
文件頁數(shù): 3/8頁
文件大?。?/td> 0K
描述: IC CLK DDR266/333BUF1:10 48TSSOP
標準包裝: 2,000
系列: *
類型: *
PLL: *
主要目的: *
輸入: *
輸出: *
電路數(shù): *
比率 - 輸入:輸出: *
差分 - 輸入:輸出: *
頻率 - 最大: *
電源電壓: *
工作溫度: *
安裝類型: *
封裝/外殼: *
供應商設備封裝: *
包裝: *
CY2SSTV857
.......................... Document #: 38-07557 Rev. *E Page 3 of 8
Zero Delay Buffer
When used as a zero delay buffer the CY2SSTV857-32 will
likely be in a nested clock tree application. For these applica-
tions, the CY2SSTV857-32 offers a differential clock input pair
as a PLL reference. The CY2SSTV857-32 then can lock onto
the reference and translate with near zero delay to low-skew
outputs. For normal operation, the external feedback input,
FBIN, is connected to the feedback output, FBOUT. By
connecting the feedback output to the feedback input the
propagation delay through the device is eliminated. The PLL
works to align the output edge with the input reference edge
thus producing a near zero delay. The reference frequency
affects the static phase offset of the PLL and thus the relative
delay between the inputs and outputs.
When VDDA is strapped LOW, the PLL is turned off and
bypassed for test purposes.
Power Management
Output enable/disable control of the CY2SSTV857-32 allows
the user to implement power management schemes into the
design. Outputs are three-stated/disabled when PD# is
asserted LOW (see Table 1).
Table 1. Function Table
Inputs
Outputs
PLL
AVDD
PD#
CLK
CLK#
Y
Y#
FBOUT
FBOUT#
GND
H
L
H
L
H
L
H
BYPASSED/OFF
GND
H
L
H
L
H
L
BYPASSED/OFF
XL
L
H
Z
ZZ
Off
XL
H
L
Z
ZZ
OFF
2.6V
H
L
H
L
H
L
H
On
2.6V
H
L
H
L
H
L
On
2.6V
H
< 20 MHz
Hi-Z
HI-Z
Off
CLKIN
t
(phase error)
FBIN
FBOUT
t
sk(o)
Yx
t
sk(o)
Figure 1. Phase Error and Skew Waveforms
相關PDF資料
PDF描述
VI-B14-MW-F4 CONVERTER MOD DC/DC 48V 100W
VE-26K-MX-F3 CONVERTER MOD DC/DC 40V 75W
MC10H116FN IC LINE RCVR TRIPLE ECL 20PLCC
MS27656T25A24SA CONN RCPT 24POS WALL MNT W/SCKT
VE-26J-MX-F2 CONVERTER MOD DC/DC 36V 75W
相關代理商/技術參數(shù)
參數(shù)描述
CY2V012FLXCT 制造商:Cypress Semiconductor 功能描述:
CY2V013FLXCT 功能描述:鎖相環(huán) - PLL IC XTAL OSC VOLT RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY2V013FLXIT 功能描述:鎖相環(huán) - PLL FleXo HiPerf ClkGen RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY2V014FLXCT 功能描述:鎖相環(huán) - PLL IC XTAL OSC VOLT RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY2V014FLXIT 功能描述:鎖相環(huán) - PLL FleXo HiPerf ClkGen RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray