參數(shù)資料
型號(hào): CY39050V208-125NTXI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: PLD
英文描述: LOADABLE PLD, 10 ns, PQFP208
封裝: 28 X 28 MM, 0.50 MM PITCH, LEAD FREE, PLASTIC, EQFP-208
文件頁(yè)數(shù): 18/86頁(yè)
文件大小: 2802K
代理商: CY39050V208-125NTXI
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *I
Page 25 of 86
Registered Output with Synchronous Clocking (Macrocell)
Registered Input in I/O Cell
Clock to Clock
PT Clock to PT Clock
Switching Waveforms (continued)
tMCS
INPUT
SYNCHRONOUS
tMCCO
REGISTERED
OUTPUT
tMCH
CLOCK
tIOS
DATA
INPUT
INPUT REGISTER
CLOCK
tIOCO
REGISTERED
OUTPUT
tIOH
INPUT REGISTER
CLOCK
MACROCELL
REGISTER CLOCK
tSCS
tICS
DATA
PT CLOCK
tSCS2PT
tMCSPT
INPUT
相關(guān)PDF資料
PDF描述
CY39050V208-233NTXC LOADABLE PLD, 7.2 ns, PQFP208
CY39050V208-83NTXC LOADABLE PLD, 15 ns, PQFP208
CY39050V208-83NTXI LOADABLE PLD, 15 ns, PQFP208
CY39200V208-181NTXC LOADABLE PLD, 8.5 ns, PQFP208
CY39200V208-83NTXC LOADABLE PLD, 15 ns, PQFP208
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY39050V208-181BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050V208-181BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050V208-181BGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050V208-181BGI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050V208-181MBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities