參數(shù)資料
型號(hào): DAC10BX
英文描述: 10-Bit Digital-to-Analog Converter
中文描述: 10位數(shù)字到模擬轉(zhuǎn)換器
文件頁(yè)數(shù): 3/14頁(yè)
文件大?。?/td> 262K
代理商: DAC10BX
Digital Interface (Continued)
Table III lists the instruction set for the READ mode By the
appropriate setting of the global (G) and address (A1 and
A0) bits one can select a specific DAC to be read or one
can read all the DACs in succession starting with DAC 1
The RF bit determines whether the data changes on the
rising or the falling edge of the system clock With the RF
bit high DO goes out of TRI-STATE on the rising edge that
occurs 1
clock cycles after the end of the instruction byte
the data will continue to be sequentially clocked out by the
following rising clock edges With the RF bit low DO goes
out of TRI-STATE on the falling edge that occurs 1 clock
cycle after the end of the instruction byte the data will con-
tinue to be sequentially clocked by the next falling clock
edges The rising edge of CS returns DO to TRI-STATE
Read back with the RF bit set high is not MICROWIRE
compatible One can choose to read the data back MSB
first or LSB first by setting the ML bit (See
Figures 3 and
4 )
TABLE III READ MODE Instruction Set
SB
RDWR
G
RF
ML
A1
A0
Description
Bit
1
Bit
2
Bit
3
Bit
4
Bit
5
Bit
6
Bit
7
1
0
Read DAC 1 LSB first data changes on the falling edge
1
0
1
Read DAC 2 LSB first data changes on the falling edge
1
0
1
0
Read DAC 3 LSB first data changes on the falling edge
1
0
1
Read DAC 4 LSB first data changes on the falling edge
1
0
1
0
Read DAC 1 MSB first data changes on the falling edge
1
0
1
0
1
Read DAC 2 MSB first data changes on the falling edge
1
0
1
0
Read DAC 3 MSB first data changes on the falling edge
1
0
1
Read DAC 4 MSB first data changes on the falling edge
1
0
1
0
Read DAC 1 LSB first data changes on the rising edge
1
0
1
0
1
Read DAC 2 LSB first data changes on the rising edge
1
0
1
0
1
0
Read DAC 3 LSB first data changes on the rising edge
1
0
1
0
1
Read DAC 4 LSB first data changes on the rising edge
1
0
1
0
Read DAC 1 MSB first data changes on the rising edge
1
0
1
0
1
Read DAC 2 MSB first data changes on the rising edge
1
0
1
0
Read DAC 3 MSB first data changes on the rising edge
1
0
1
Read DAC 4 MSB first data changes on the rising edge
1
0
1
0
Read all DACs LSB first data changes on the falling edge
1
0
1
0
Read all DACs MSB first data changes on the falling edge
1
0
1
0
Read all DACs LSB first data changes on the rising edge
1
0
Read all DACs MSB first data changes on the rising edge
Power Fail Function
The DAC1054 powers up with the INT pin in a Low state To
force this output high and reset this flag the CS pin will have
to be brought low When this is done the INT output will be
pulled high again via an external 10 kX pull-up resistor Any-
time a power failure occurs on the DVCC line the INT will be
set low when power is reapplied This feature may be used
by the microprocessor to discard data whose integrity is in
question
Power Supplies
The DAC1054 is designed to operate from a a5V (nominal)
supply There are two supply lines AVCC and DVCC These
pins allow separate external bypass capacitors for the ana-
log and digital portions of the circuit To guarantee accurate
conversions the two supply lines should each be bypassed
with a 01 mF ceramic capacitor in parallel with a 10 mF
tantalum capacitor
11
相關(guān)PDF資料
PDF描述
DAC1220LJ 12-Bit Digital-to-Analog Converter
DAC1222LJ 12-Bit Digital-to-Analog Converter
DAC1350X DAC1350X 10BIT 75MSPS Quad-DAC|Data Sheet
DAC1353X DAC1353X 1.2V 8BIT 2MSPS DAC|Data Sheet
DAC1391X DAC1391X 2.5V 12BIT 80MSPS DAC|Data Sheet
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DAC-10BX/883 制造商:未知廠家 制造商全稱:未知廠家 功能描述:10-Bit Digital-to-Analog Converter
DAC10BX/883C 制造商:Analog Devices 功能描述:DAC 1-CH Current Steering 10-bit 18-Pin CDIP Tube
DAC-10-CG 制造商:Thomas & Betts 功能描述:4IN DPAC CBODY W/ CV & GASKET
DAC10FX 功能描述:IC DAC 10BIT MULT HS 85NS 18CDIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時(shí)間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
DAC10GP 功能描述:IC DAC 10BIT MULTIPLY HS 18-DIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:2,400 系列:- 設(shè)置時(shí)間:- 位數(shù):18 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:3 電壓電源:模擬和數(shù)字 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:36-TFBGA 供應(yīng)商設(shè)備封裝:36-TFBGA 包裝:帶卷 (TR) 輸出數(shù)目和類型:* 采樣率(每秒):*