參數(shù)資料
型號(hào): DM74ALS138
廠商: Fairchild Semiconductor Corporation
英文描述: 3 to 8 Line Decoder/Demultiplexer
中文描述: 3至8線(xiàn)譯碼器/解復(fù)用器
文件頁(yè)數(shù): 1/6頁(yè)
文件大?。?/td> 66K
代理商: DM74ALS138
2000 Fairchild Semiconductor Corporation
DS006111
www.fairchildsemi.com
September 1986
Revised February 2000
D
DM74ALS138
3 to 8 Line Decoder/Demultiplexer
General Description
These Schottky-clamped circuits are designed to be used
in high-performance memory-decoding or data-routing
applications, requiring very short propagation delay times.
In high-performance memory systems these decoders can
be used to minimize the effects of system decoding. When
used with high-speed memories, the delay times of these
decoders are usually less than the typical access time of
the memory. This means that the effective system delay
introduced by the decoder is negligible.
The DM74ALS138 decodes one-of-eight lines, based upon
the conditions at the three binary select inputs and the
three enable inputs. Two active-LOW and one active-HIGH
enable inputs reduce the need for external gates or invert-
ers when expanding. A 24-line decoder can be imple-
mented with no external inverters, and 32-line decoder
requires only one inverter. An enable input can be used as
a data input for demultiplexing applications.
This decoder/demultiplexer features fully buffered inputs,
presenting only one normalized load to its driving circuit. All
inputs are clamped with high-performance Schottky diodes
to suppress line-ringing and simplify system design.
Features
I
Designed specifically for high speed:
Memory decoders
Data transmission systems
I
3- to 8-line decoder incorporates 3 enable inputs to sim-
plify cascading and/or data reception
I
Low power dissipation…23 mW typ
I
Switching specifications guaranteed over full tempera-
ture and V
CC
range
I
Advanced oxide-isolated, ion-implanted Schottky TTL
process
Ordering Code:
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Function Table
Note 1:
G2
=
G2A
+
G2B
Order Number
DM74ALS138M
DM74ALS138SJ
DM74ALS138N
Package Number
M16A
M16D
N16E
Package Description
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Enable
Select
Outputs
Inputs
Inputs
G1
G2
(Note 1)
H
X
L
L
L
L
L
L
L
L
C
B
A Y0 Y1 Y2 Y3 Y4 Y5 Y6 Y7
X
L
H
H
H
H
H
H
H
H
X
X
L
L
L
L
H
H
H
H
X
X
L
L
H
H
L
L
H
H
X
X
L
H
L
H
L
H
L
H
H
H
L
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
L
相關(guān)PDF資料
PDF描述
DM74ALS138M 3 to 8 Line Decoder/Demultiplexer
DM74ALS138N 3 to 8 Line Decoder/Demultiplexer
DM74ALS138SJ 3 to 8 Line Decoder/Demultiplexer
DM74ALS138SJX 3-To-8-Line Demultiplexer
DM74ALS14 Replaced by SN74LVC74A : Dual Positive-Edge-Triggered D-Type Flip-Flop With Clear And Preset 14-SOIC -40 to 85
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DM74ALS138J/A+ 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:3-To-8-Line Demultiplexer
DM74ALS138M 功能描述:編碼器、解碼器、復(fù)用器和解復(fù)用器 3-to-8 Ln Dec/Demul RoHS:否 制造商:Micrel 產(chǎn)品:Multiplexers 邏輯系列:CMOS 位數(shù): 線(xiàn)路數(shù)量(輸入/輸出):2 / 12 傳播延遲時(shí)間:350 ps, 400 ps 電源電壓-最大:2.625 V, 3.6 V 電源電壓-最小:2.375 V, 3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-44 封裝:Tray
DM74ALS138M 制造商:Fairchild Semiconductor Corporation 功能描述:74ALS TTL SMD 74ALS138 SOIC16
DM74ALS138M/A+ 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:3-To-8-Line Demultiplexer
DM74ALS138M/B+ 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:3-To-8-Line Demultiplexer