1999 Fairchild Semiconductor Corporation
DS006435
www.fairchildsemi.com
September 1991
Revised May 1999
D
DM81LS95A DM81LS96A DM81LS97A
3-STATE Octal Buffer
General Description
These devices provide eight, two-input buffers in each
package. All employ low-power-Schottky TTL technology.
One of the two inputs to each buffer is used as a control
line to gate the output into the high-impedance state, while
the other input passes the data through the buffer. The
DM81LS95A and DM81LS97A present true data at the out-
puts, while the DM81LS96A is inverting. On the
DM81LS95A and DM81LS96A versions, all eight 3-STATE
enable lines are common, with access through a 2-input
NOR gate. On the DM81LS97A version, four buffers are
enabled from one common line, and the other four buffers
are enabled form another common line. In all cases the
outputs are placed in the 3-STATE condition by applying a
high logic level to the enable pins.
Features
I
Typical power dissipation
DM81LS95A, DM81LS97A
DM81LS96A
I
Typical propagation delay
DM81LS95A, DM81LS97A
DM81LS96A
I
Low power-Schottky, 3-STATE technology
80 mW
65 mW
15 ns
10 ns
Ordering Code:
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Pin Descriptions
DM81LS95A and DM92LS96A
Note 1:
Both G1 and G2 must be LOW for outputs to be enabled.
DM81LS97A
Order Number
DM81LS95AWM
DM81LS95AN
DM81LS96AWM
DM81LS96AN
DM81LS97AN
Package Number
M20B
N20A
M20B
N20A
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Pin Names
A1–A8
Y1–Y8
Descriptions
Inputs
Outputs
G1–G2
Active LOW Output Enables (Note 1)
Pin Names
A1–A8
Y1–Y8
Descriptions
Inputs
Outputs
G1
Active LOW Output Enable (Y1–Y4)
G2
Active LOW Output Enable (Y5–Y8)