參數(shù)資料
型號: DS2761BX
英文描述: High-Precision Li+ Battery Monitor
中文描述: 高精度鋰電池監(jiān)視器
文件頁數(shù): 20/24頁
文件大?。?/td> 286K
代理商: DS2761BX
DS2761
20 of 24
I/O SIGNALING
The 1-Wire bus requires strict signaling protocols to insure data integrity. The four protocols used by the
DS2761 are as follows: the initialization sequence (reset pulse followed by presence pulse), write 0, write
1, and read data. All of these types of signaling except the presence pulse are initiated by the bus master.
The initialization sequence required to begin any communication with the DS2761 is shown in Figure 17.
A presence pulse following a reset pulse indicates that the DS2761 is ready to accept a net address
command. The bus master transmits (Tx) a reset pulse for t
RSTL
. The bus master then releases the line and
goes into receive mode (Rx). The 1-Wire bus line is then pulled high by the pullup resistor. After
detecting the rising edge on the DQ pin, the DS2761 waits for t
PDH
and then transmits the presence pulse
for t
PDL
.
Figure 17.
1-WIRE INITIALIZATION SEQUENCE
WRITE-TIME SLOTS
A write-time slot is initiated when the bus master pulls the 1-Wire bus from a logic-high (inactive) level
to a logic-low level. There are two types of write-time slots: write 1 and write 0. All write-time slots must
be t
SLOT
(60 s to 120 s) in duration with a 1 s minimum recovery time, t
REC
, between cycles. The
DS2761 samples the 1-Wire bus line between 15 s and 60 s after the line falls. If the line is high when
sampled, a write 1 occurs. If the line is low when sampled, a write 0 occurs (see Figure 18). For the bus
master to generate a write 1 time slot, the bus line must be pulled low and then released, allowing the line
to be pulled high within 15 s after the start of the write time slot. For the host to generate a write 0 time
slot, the bus line must be pulled low and held low for the duration of the write-time slot.
READ-TIME SLOTS
A read-time slot is initiated when the bus master pulls the 1-Wire bus line from a logic-high level to a
logic-low level. The bus master must keep the bus line low for at least 1 s and then release it to allow the
DS2761 to present valid data. The bus master can then sample the data t
RDV
(15 s) from the start of the
read-time slot. By the end of the read-time slot, the DS2761 releases the bus line and allows it to be
pulled high by the external pullup resistor. All read-time slots must be t
SLOT
(60 s to 120 s) in duration
with a 1 s minimum recovery time, t
REC
, between cycles. See Figure 18 for more information.
t
RSTL
t
PDL
t
RSTH
t
PDH
PACK+
PACK-
LINE TYPE LEGEND:
BUS MASTER ACTIVE LOW
DS2761 ACTIVE LOW
RESISTOR PULLUP
BOTH BUS MASTER AND
DS2761 ACTIVE LOW
DQ
相關PDF資料
PDF描述
DS2761AE-025 High-Precision Li+ Battery Monitor
DS2761BE-025 High-Precision Li+ Battery Monitor
DS2761 High-Precision Li+ Battery Monitor
DS2761AE High-Precision Li+ Battery Monitor
DS2761AX High-Precision Li+ Battery Monitor
相關代理商/技術參數(shù)
參數(shù)描述
DS2761BX-025 制造商:DALLAS 制造商全稱:Dallas Semiconductor 功能描述:High-Precision Li+ Battery Monitor
DS2761BX-025/T&R 制造商:Rochester Electronics LLC 功能描述: 制造商:Maxim Integrated Products 功能描述:IC MON BATT LI-ION HP FLIP-CHIP
DS2761BX-025/T&R 功能描述:IC MON BATT LI-ION HP FLIP-CHIP RoHS:否 類別:集成電路 (IC) >> PMIC - 電池管理 系列:- 標準包裝:1 系列:- 功能:充電管理 電池化學:鋰離子(Li-Ion)、鋰聚合物(Li-Pol) 電源電壓:3.75 V ~ 6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:SC-74A,SOT-753 供應商設備封裝:SOT-23-5 包裝:剪切帶 (CT) 產(chǎn)品目錄頁面:669 (CN2011-ZH PDF) 其它名稱:MCP73831T-2ACI/OTCT
DS2761K 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Li+ Battery Monitor Evaluation Kit
DS2762 制造商:Maxim Integrated Products 功能描述:HIGH-PRECISION LI+ BATTERY MONITOR WITH ALERTS - Rail/Tube