Filter Cut-Off A resistor RF
參數(shù)資料
型號: EL4583CSZ-T7
廠商: Intersil
文件頁數(shù): 4/10頁
文件大?。?/td> 0K
描述: IC SYNC SEPARATOR S-H 50% 16SOIC
標準包裝: 1,000
類型: 同步分離器
應(yīng)用: 多媒體顯示器,測試設(shè)備
安裝類型: 表面貼裝
封裝/外殼: 16-SOIC(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 16-SOIC
包裝: 帶卷 (TR)
3
FN7173.4
March 28, 2013
Pin Descriptions
PIN
NUMBER
PIN NAME
PIN FUNCTION
1
Filter Cut-Off A resistor RF connected between this input and ground determines the input filter characteristic. Increasing RF
increases the filter 3.58MHz color burst attenuation. See the typical performance characteristics.
2
Set Detect
Level
A resistor RLV connected between pin 2 and ground determines the value of the minimum signal which triggers the
loss of signal output on pin 10. The relationship is VPMIN = 0.75RLV/RSET, where VPMIN is the minimum detected
sync pulse amplitude applied to pin 4. See the typical performance characteristics.
3
Composite
Sync Output
This output replicates all the sync inputs on the input video.
4
Filter Input
The filter is a 3 pole active filter with a gain of 2, designed to produce a constant phase delay of nominally 260ns with
signal amplitude. Resistor RF on pin 1 controls the filter cut-off. An internal clamp sets the minimum voltage on pin
4 at 1.55V when the input becomes low impedance. Above the clamp voltage, an input current of 1A charges the
input coupling capacitor. With loss of signal, the current source switches to a value of 10A, for faster signal recovery.
5
Vertical Sync
Output
The vertical sync output is synchronous with the first serration pulse rising edge in the vertical interval of the input
signal and ends on the trailing edge of the first equalizing Output pulse after the vertical interval. It will therefore be
slightly more than 3H lines wide.
6Digital
Ground
This is the ground return for digital buffer outputs.
7
Filter Output
Output of the active 3 pole filter which has its input on pin 4. It is recommended to ac couple the output to pin 8.
8
Video Input
This input can be directly driven by the signal if it is desired to bypass the filter, for example, in the case of strong
clean signals. This input is 6dB less sensitive than the filter input.
9
Level Output This pin provides an analog voltage which is nominally equal to twice the sync pulse amplitude of the video input
signal applied to pin 4. It therefore provides an indication of signal strength.
10
No Signal
Detect
Output
This is a digital output which goes high when either a) loss of input signal or b) the input signal level falls below a
predetermined amplitude as set by RLV on pin 2. There will be several horizontal lines delay before the output is
initiated.
11
Burst/Back
Porch Output
The start of back porch output is triggered on the trailing edge of normal H sync, and on the rising edge of serration
pulses in the vertical interval. The pulse is timed out internally to produce a one-shot output. The pulse width is a
function of RSET. This output can be used for d.c. restore functions where the back porch level is a known reference.
12
RSET
The current through the resistor RSET determines the timing of the functions within the I.C. These functions include
the sampling of the sync pulse 50% point, back porch output and the 2H eliminator. For faster scan rates, the resistor
needs to be reduced inversely. For NTSC 15.7kHz scan rate RSET is 681k 1%. RSET must be a 1% resistor.
13
Odd/Even
Output
Odd-even output is low for even field and high for odd field. The operation of this circuit has been improved for
rejecting spurious noise pulses such as those present in VCR signals.
14
VDD 5V
The internal circuits are designed to have a high immunity to supply variations, although as with most I.C.s a 0.1F
decoupling capacitor is advisable.
15
Horizontal
Sync Output
This output produces only true H pulses of nominal width 5s. The leading edge is triggered from the leading edge
of the input H sync, with the same prop. delay as the composite sync. The half line pulses present in the input signal
during vertical blanking are eliminated with an internal 2H eliminator circuit.
16
Analog
Ground
This is the ground return for the signal paths in the chips, RSET, RF and RLV.
EL4583
相關(guān)PDF資料
PDF描述
C091 31H107 100 2 CONN MALE 7POS CABLE STRGHT
MS3102R18-3P CONN RCPT 2POS BOX MNT W/PINS
LMH0002SQ/NOPB IC CABLE DVR SERIAL DGTL 16-LLP
VE-27M-IW-F1 CONVERTER MOD DC/DC 10V 100W
ISLA222P20IRZ IC ADC 12BIT SRL/SPI 72QFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EL4584 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Horizontal Genlock, 4FSC
EL4584C 制造商:ELANTEC 制造商全稱:ELANTEC 功能描述:Horizontal Genlock, 4 FSC
EL4584CN 功能描述:IC PLL VIDEO GP 36MHZ 16-DIP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
EL4584CS 功能描述:IC PLL VIDEO GP 36MHZ 16-SOIC RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
EL4584CS-T13 功能描述:IC GENLOCK HORZ 4FSC 16-SOIC RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*