參數(shù)資料
型號(hào): EM48AM3244VBA-7FE
廠商: Electronic Theatre Controls, Inc.
英文描述: 256Mb (2Mⅴ4Bankⅴ32) Synchronous DRAM
中文描述: 256Mb的(200萬ⅴ4Bankⅴ32)同步DRAM
文件頁數(shù): 8/17頁
文件大?。?/td> 208K
代理商: EM48AM3244VBA-7FE
eorex
EM488M3244VBA
Jul. 2006
www.eorex.com
8/17
AC Operating Test Characteristics (Continued)
(V
DD
=3.3V
±
0.3V, T
A
=0
°
C ~70
°
C)
-75
Symbol
Parameter
Min.
Max.
Units
t
RC
ACTIVE to ACTIVE Command
Period
(Note 6)
ACTIVE to PRECHARGE
Command Period
(Note 6)
PRECHARGE to ACTIVE
Command Period
(Note 6)
ACTIVE to READ/WRITE Delay
Time
(Note 6)
ACTIVE(one) to ACTIVE(another)
Command
(Note 6)
READ/WRITE Command to
READ/WRITE Command
67.5
ns
t
RAS
45
120k
ns
t
RP
20
ns
t
RCD
20
ns
t
RRD
15
ns
t
CCD
1
CLK
t
DPL
Date-in to PRECHARGE
Command
Date-in to BURST Stop Command
Data-out to High
Impedance from
PRECHARGE Command
Refresh Time (4,096 cycle)
* All voltages referenced to V
SS
.
Note 6:
These parameters account for the number of clock cycles and depend on the operating frequency
of the clock, as follows:
The number of clock cycles = Specified value of timing/clock period (Count Fractions as a whole
number)
2
CLK
t
BDL
1
3
CLK
CL=3
t
ROH
CL=2
2
CLK
t
REF
64
ms
Recommended Power On and Initialization
The following power on and initialization sequence guarantees the device is preconditioned to each user
s
specific needs. (Like a conventional DRAM) During power on, all V
DD
and V
DDQ
pins must be built up
simultaneously to the specified voltage when the input signals are held in the
NOP
state. The power on
voltage must not exceed V
DD
+0.3V on any of the input pins or V
DD
supplies. (CLK signal started at same
time)
After power on, an initial pause of 200
μ
s is required followed by a precharge of all banks using the
precharge command.
To prevent data contention on the DQ bus during power on, it is required that the DQM and CKE pins be
held high during the initial pause period. Once all banks have been precharged, the Mode Register Set
Command must be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR)
are also required, and these may be done before or after programming the Mode Register.
相關(guān)PDF資料
PDF描述
EMK33H2J-FREQTR CRYSTAL OSCILLATOR, CLOCK, 1 MHz - 125 MHz, LVHCMOS OUTPUT
EMK41H2H-FREQTR CRYSTAL OSCILLATOR, CLOCK, 1 MHz - 125 MHz, LVHCMOS OUTPUT
EP2600ETTPD-FREQ2TR CRYSTAL OSCILLATOR, CLOCK, 50 MHz - 106.25 MHz, HCMOS OUTPUT
EP630-15CFN 4kbit EEPROM; Triple Voltage Monitor with Integrated CPU Supervisor; Temperature Range: -40°C to 85°C; Package: 14-SOIC
EP630-15CNT 4kbit EEPROM; Triple Voltage Monitor with Integrated CPU Supervisor; Temperature Range: -40°C to 85°C; Package: 14-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EM48AM3244VBA-8FE 制造商:未知廠家 制造商全稱:未知廠家 功能描述:256Mb (2M′4Bank′32) Synchronous DRAM
EM48AM3244VBB-75FE 制造商:EOREX 制造商全稱:EOREX 功能描述:256Mb (2M】4Bank】32) Synchronous DRAM
EM48AM3244VBB-7FE 制造商:EOREX 制造商全稱:EOREX 功能描述:256Mb (2M】4Bank】32) Synchronous DRAM
EM48AM3244VBB-8FE 制造商:EOREX 制造商全稱:EOREX 功能描述:256Mb (2M】4Bank】32) Synchronous DRAM
EM48AM3244VBC-75FE 制造商:EOREX 制造商全稱:EOREX 功能描述:256Mb (2M】4Bank】32) Synchronous DRAM