參數資料
型號: EP20K160ETC144-1
廠商: Altera
文件頁數: 26/117頁
文件大?。?/td> 0K
描述: IC APEX 20KE FPGA 160K 144-TQFP
產品培訓模塊: Three Reasons to Use FPGA's in Industrial Designs
標準包裝: 60
系列: APEX-20K®
LAB/CLB數: 640
邏輯元件/單元數: 6400
RAM 位總計: 81920
輸入/輸出數: 88
門數: 404000
電源電壓: 1.71 V ~ 1.89 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 144-LQFP
供應商設備封裝: 144-TQFP(20x20)
16
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
Cascade Chain
With the cascade chain, the APEX 20K architecture can implement
functions with a very wide fan-in. Adjacent LUTs can compute portions
of a function in parallel; the cascade chain serially connects the
intermediate values. The cascade chain can use a logical AND or logical OR
(via De Morgan’s inversion) to connect the outputs of adjacent LEs. Each
additional LE provides four more inputs to the effective width of a
function, with a short cascade delay. Cascade chain logic can be created
automatically by the Quartus II software Compiler during design
processing, or manually by the designer during design entry.
Cascade chains longer than ten LEs are implemented automatically by
linking LABs together. For enhanced fitting, a long cascade chain skips
alternate LABs in a MegaLAB structure. A cascade chain longer than one
LAB skips either from an even-numbered LAB to the next even-numbered
LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For
example, the last LE of the first LAB in the upper-left MegaLAB structure
carries to the first LE of the third LAB in the MegaLAB structure. Figure 7
shows how the cascade function can connect adjacent LEs to form
functions with a wide fan-in.
Figure 7. APEX 20K Cascade Chain
LE1
LUT
LE2
LUT
d[3..0]
d[7..4]
d[(4
n – 1)..(4n – 4)]
d[3..0]
d[7..4]
LE
n
LE1
LE2
LE
n
LUT
AND Cascade Chain
OR Cascade Chain
d[(4
n – 1)..(4n – 4)]
相關PDF資料
PDF描述
25AA128-I/SN IC EEPROM 128KBIT 10MHZ 8SOIC
EP4CGX110DF27C8 IC CYCLONE IV FPGA 110K 672FBGA
AFS1500-2FGG484 IC FPGA 8MB FLASH 1.5M 484-FBGA
P1AFS1500-2FG484 IC FPGA PIGEON POINT 484-FBGA
M1AFS1500-2FGG484 IC FPGA 8MB FLASH 1.5M 484-FBGA
相關代理商/技術參數
參數描述
EP20K160ETC144-1ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K160ETC144-1X 功能描述:FPGA - 現場可編程門陣列 CPLD - APEX 20K 640 Macro 88 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP20K160ETC144-2 功能描述:FPGA - 現場可編程門陣列 CPLD - APEX 20K 640 Macro 88 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP20K160ETC144-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K160ETC144-2N 功能描述:FPGA - 現場可編程門陣列 CPLD - APEX 20K 640 Macro 88 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256