參數(shù)資料
型號: EP4SGX530KH40C3N
廠商: Altera
文件頁數(shù): 15/82頁
文件大?。?/td> 0K
描述: IC STRATIX IV GX 530K 1517HBGA
產(chǎn)品培訓(xùn)模塊: Stratix IV FPGAs
Three Reasons to Use FPGA's in Industrial Designs
特色產(chǎn)品: Stratix? IV Series FPGAs
標(biāo)準(zhǔn)包裝: 3
系列: Stratix® IV GX
LAB/CLB數(shù): 21248
邏輯元件/單元數(shù): 531200
RAM 位總計: 28033024
輸入/輸出數(shù): 744
電源電壓: 0.87 V ~ 0.93 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 1517-BBGA 裸露焊盤
供應(yīng)商設(shè)備封裝: 1517-HBGA(42.5x42.5)
其它名稱: 544-2620
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
1–14
Electrical Characteristics
March 2014
Altera Corporation
Stratix IV Device Handbook
Volume 4: Device Datasheet and Addendum
Table 1–21. Differential HSTL I/O Standards
I/O
Standard
VCCIO (V)
VDIF(DC) (V)
VX(AC) (V)
VCM(DC) (V)
VDIF(AC) (V)
Min
Typ
Max
Min
Max
Min
Typ
Max
Min
Typ
Max
Min
Max
HSTL-18
Class I
1.71
1.8
1.89
0.2
0.78
1.12
0.78
1.12
0.4
HSTL-15
Class I, II
1.425
1.5
1.575
0.2
0.68
0.9
0.68
0.9
0.4
HSTL-12
Class I, II
1.14
1.2
1.26
0.16
VCCIO
+ 0.3
0.5*
VCCIO
0.4*
VCCIO
0.5*
VCCIO
0.6*
VCCIO
0.3
VCCIO
+ 0.48
Table 1–22. Differential I/O Standard Specifications (1), (2) (Part 1 of 2)
I/O
Standard
VCCIO (V) (3)
VID (mV)
VICM(DC) (V)
VOD (V) (4)
VOCM (V) (4)
Min
Typ
Max
Min Condition Max
Min
Condition
Max
Min
Typ Max
Min
Typ
Max
PCML
Transmitter, receiver, and input reference clock pins of high-speed transceivers use PCML I/O standard. For
transmitter, receiver, and reference clock I/O pin specifications, refer to Table 1–23 on page 1–16 and Table 1–24 on
2.5 V LVDS
(HIO)
2.375 2.5
2.625 100
VCM =
1.25 V
0.05
DMAX
700 Mbps
1.8
0.247
0.6
1.125 1.25 1.375
1.05
DMAX >
700 Mbps
0.247
0.6
1.125 1.25 1.375
2.5 V LVDS
(VIO)
2.375 2.5
2.625 100
VCM =
1.25 V
0.05
DMAX
700 Mbps
1.8
0.247
0.6
1
1.25
1.5
1.05
DMAX>
700 Mbps
1.55
0.247
0.6
1
1.25
1.5
RSDS
(HIO)
2.375 2.5
2.625 100
VCM =
1.25 V
0.3
1.4
0.1
0.2
0.6
0.5
1.2
1.4
RSDS
(VIO)
2.375 2.5
2.625 100
VCM =
1.25 V
0.3
1.4
0.1
0.2
0.6
0.5
1.2
1.5
Mini-LVDS
(HIO)
2.375 2.5
2.625 200
600
0.4
1.325
0.25
0.6
1
1.2
1.4
Mini-LVDS
(VIO)
2.375 2.5
2.625 200
600
0.4
1.325
0.25
0.6
1
1.2
1.5
2.375 2.5
2.625 300
0.6
DMAX
700 Mbps
1.8
——
2.375 2.5
2.625 300
1
DMAX >
700 Mbps
1.6
——
相關(guān)PDF資料
PDF描述
24LC025T-E/SN IC EEPROM 2KBIT 400KHZ 8SOIC
24LC024-E/SN IC EEPROM 2KBIT 400KHZ 8SOIC
EP4SGX360FF35I3N IC STRATIX IV FPGA 360K 1152FBGA
24LC024T-E/SN IC EEPROM 2KBIT 400KHZ 8SOIC
EP4SGX360FF35C2XN IC STRATIX IV FPGA 360K 1152FBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP4SGX530KH40C3NES 功能描述:IC STRATIX IV GX 530K 1517-HBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Stratix® IV GX 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
EP4SGX530KH40C4 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 21248 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530KH40C4ES 制造商:Altera Corporation 功能描述:IC STRATIX IV GX FPGA 1517HBGA 制造商:Altera Corporation 功能描述:IC FPGA 744 I/O 1517HBGA
EP4SGX530KH40C4N 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 21248 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530KH40C4NES 制造商:Altera Corporation 功能描述:IC STRATIX IV GX FPGA 1517HBGA 制造商:Altera Corporation 功能描述:IC FPGA 744 I/O 1517HBGA