參數(shù)資料
型號(hào): EP4SGX530KH40I3
廠商: Altera
文件頁(yè)數(shù): 52/82頁(yè)
文件大小: 0K
描述: IC STRATIX IV FPGA 530K 1517HBGA
產(chǎn)品培訓(xùn)模塊: Three Reasons to Use FPGA's in Industrial Designs
標(biāo)準(zhǔn)包裝: 3
系列: Stratix® IV GX
LAB/CLB數(shù): 21248
邏輯元件/單元數(shù): 531200
RAM 位總計(jì): 28033024
輸入/輸出數(shù): 744
電源電壓: 0.87 V ~ 0.93 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 1517-BBGA 裸露焊盤
供應(yīng)商設(shè)備封裝: 1517-HBGA(42.5x42.5)
1–48
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
Switching Characteristics
Stratix IV Device Handbook
March 2014
Altera Corporation
Volume 4: Device Datasheet and Addendum
PLL Specifications
Table 1–34 lists the Stratix IV PLL specifications when operating in the commercial
(0° to 85°C), industrial (–40° to 100°C), and military (–55°C to 125°C) junction
temperature ranges.
Table 1–34. PLL Specifications for Stratix IV Devices (Part 1 of 2)
Symbol
Parameter
Min
Typ
Max
Unit
fIN
Input clock frequency (–2/–2x speed grade)
5
800 (1)
MHz
Input clock frequency (–3 speed grade)
5
717 (1)
MHz
Input clock frequency (–4 speed grade)
5
717 (1)
MHz
fINPFD
Input frequency to the PFD
5
325
MHz
fVCO (2)
PLL VCO operating range (–2 speed grade)
600
1600
MHz
PLL VCO operating range (–3 speed grade)
600
1300
MHz
PLL VCO operating range (–4 speed grade)
600
1300
MHz
tEINDUTY
Input clock or external feedback clock input duty cycle
40
60
%
fOUT
Output frequency for internal global or regional clock
(–2/–2x speed grade)
800 (3)
MHz
Output frequency for internal global or regional clock
(–3 speed grade)
717 (3)
MHz
Output frequency for internal global or regional clock
(–4 speed grade)
717 (3)
MHz
fOUT_EXT
Output frequency for external clock output (–2 speed grade)
800 (3)
MHz
Output frequency for external clock output (–3 speed grade)
717 (3)
MHz
Output frequency for external clock output (–4 speed grade)
717 (3)
MHz
tOUTDUTY
Duty cycle for external clock output (when set to 50%)
45
50
55
%
tFCOMP
External feedback clock compensation time
10
ns
tCONFIGPLL
Time required to reconfigure scan chain
3.5
scanclk
cycles
tCONFIGPHASE
Time required to reconfigure phase shift
1
scanclk
cycles
fSCANCLK
scanclk frequency
100
MHz
tLOCK
Time required to lock from end-of-device configuration or
de-assertion of areset
——
1
ms
tDLOCK
Time required to lock dynamically (after switchover or
reconfiguring any non-post-scale counters/delays)
——
1
ms
fCLBW
PLL closed-loop low bandwidth
0.3
MHz
PLL closed-loop medium bandwidth
1.5
MHz
PLL closed-loop high bandwidth (8)
—4
MHz
tPLL_PSERR
Accuracy of PLL phase shift
±50
ps
tARESET
Minimum pulse width on the areset signal
10
ns
tINCCJ (4), (5)
Input clock cycle to cycle jitter (FREF ≥ 100 MHz)
0.15
UI (p-p)
Input clock cycle to cycle jitter (FREF < 100 MHz)
±750
ps (p-p)
tOUTPJ_DC (6)
Period Jitter for dedicated clock output (FOUT ≥ 100 MHz)
175
ps (p-p)
Period Jitter for dedicated clock output (FOUT < 100 MHz)
17.5
mUI (p-p)
相關(guān)PDF資料
PDF描述
EP4SGX530KH40C2 IC STRATIX IV FPGA 530K 1517HBGA
EP4SGX530KF43I3 IC STRATIX IV FPGA 530K 1760FBGA
11LC160-E/MS IC EEPROM 16K FLASH 8MSOP
EP4SGX530KF43C2 IC STRATIX IV FPGA 530K 1760FBGA
11LC080-E/P IC EEPROM 8K FLASH 8PDIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP4SGX530KH40I3N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV GX 21248 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530KH40I4 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV GX 21248 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530KH40I4N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV GX 21248 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530NF45C2 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV GX 21248 LABs 920 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530NF45C2ES 制造商:Altera Corporation 功能描述:FPGA Stratix 制造商:Altera Corporation 功能描述:IC STRATIX IV FPGA